The present invention generally relates to a microelectronic assembly and a method for fabricating a microelectronic assembly, and more particularly relates to a method for forming back side metallization on a semiconductor device.
Integrated circuit devices are formed on semiconductor substrates, or wafers. The wafers are then sawed into microelectronic dies, or semiconductor chips, with each die carrying a respective integrated circuit. Each semiconductor chip is mounted to a package, or carrier, substrate, which is then mounted to a circuit board, or motherboard, before being installed in an electronic system.
The two most common types of electrical connections made from the die to the package substrate are known as wirebonding and “flip-chip” connections. Wirebonding generally involves running a wire from an appropriate contact point on the die to such a point on the package substrate. Flip-chip connections, which for many applications are considered to be superior, involve forming conductors from the integrated circuits on the front side of the die using solder to make connections to the package substrate.
One of the problems associated with the manufacturing of flip-chip connections is that, because solder is used to electrically and mechanically connect the die to the package substrate, the metals used on both the package substrate and the die must be compatible with the particular solder processing that is used. This problem is particularly prevalent when gallium arsenide substrates are being used, as gold is the most common metal that is used to form the conductors on the die. Because gold readily reacts with the tin present in most solders, especially the tin-rich, lead-free solders, the conductors are often destroyed during the multiple heating processes that are required to complete the manufacturing of the packaged devices. This is especially frequent when the gold conductors contact the heated solder.
Accordingly, it is desirable to provide a method for forming a microelectronic assembly having interfaces that allow solder to be used to form connections to package substrates and the like. Furthermore, other desirable features and characteristics of the present invention will become apparent from the subsequent detailed description and the appended claims, taken in conjunction with the accompanying drawings and the foregoing technical field and background.
The present invention will hereinafter be described in conjunction with the following drawings, wherein like numerals denote like elements, and
The following detailed description is merely exemplary in nature and is not intended to limit the invention or application and uses of the invention. Furthermore, there is no intention to be bound by any expressed or implied theory presented in the preceding technical field, background, brief summary, or the following detailed description. It should also be noted that
The semiconductor substrate 20 is first mounted to a support substrate 28, or stiffener, as shown in
As illustrated in
Referring to
As shown in
A photoresist layer 40 is then formed on the back side 24 of the substrate 20, as illustrated in
Referring to
Referring to
A passivation layer 52 is then formed on the back side 24 of the substrate 20, as illustrated in
Referring to
The solderable layer 58 is then patterned with photoresist and selectively etched to remove all portions thereof except those covering the top surface of the solder bump pad 46, as shown in
As shown in
Although not illustrated, the semiconductor substrate 20 may then be singulated by normally accepted methods including but not limited to laser dicing or sawing into individual “dice,” or semiconductor chips. Referring to
Of particular interest in
The invention provides a method for forming a microelectronic assembly. A contact structure is formed over a first side of a first substrate having a microelectronic device formed over a second side thereof. The contact structure is electrically connected to the microelectronic device. A non-solderable layer is formed over at least a portion of the contact structure and at least a portion of the first substrate. The contact structure and a second substrate are interconnected with solder.
The contact structure may include a solderable barrier metal. The non-solderable layer may be formed over the entire contact structure.
The method may also include removing a portion of the non-solderable layer to expose a portion of the contact structure. The solder may contact the exposed portion of the contact structure. The method may also include forming a conductor on the first substrate. The conductor may interconnect the contact structure and the microelectronic device and comprising a solderable material. The non-solderable layer may be formed over the conductor.
The method may also include forming a solderable layer on the exposed portion of the contact structure. The non-solderable layer may be a passivation layer and include silicon nitride. The contact structure may include at least one of nickel, chromium-copper, copper, and palladium. The conductor and the solderable layer may each include at least one of gold, tin, and copper and the solder comprises a lead-free, tin based solder material.
The first substrate may be a semiconductor substrate and include gallium arsenide. The microelectronic device may be formed on a first side of the first substrate, and the conductor may be formed on a second side of the first substrate. The method may also include mounting the first substrate to a support substrate and thinning the support substrate from the back side.
The invention also provides a method for forming a microelectronic assembly. A conductor is formed over a semiconductor substrate having an integrated circuit formed over a front side thereof. The conductor is electrically connected to the integrated circuit and includes a first solderable material. A contact structure is formed over a back side of the semiconductor substrate. The contact structure is electrically connected to the conductor and includes a solderable barrier metal. A passivation layer is formed over the contact structure and at least a portion of the conductor. A portion of the passivation layer is removed to expose a portion of the contact structure. A solderable layer is formed over the exposed portion of the contact structure. The solderable layer includes a second solderable material. The semiconductor substrate is attached to a package substrate using solder. The solder interconnects the contact structure and the package substrate.
The first and second solderable materials may each include at least one of gold, tin, and copper. The contact structure may include at least one of nickel, chromium-copper, copper, and palladium. The conductor may be formed over the back side of the semiconductor substrate.
The attachment of the semiconductor substrate to the package substrate may include heating the solder to cause intermetallic compound formation between the solder and the solderable layer. The semiconductor substrate may include gallium arsenide and have a first thickness.
The method may also include mounting the semiconductor substrate to a support substrate having a first thickness. The support substrate may be adjacent to the front side of the semiconductor substrate and include at least one of sapphire and quartz. The semiconductor substrate may be thinned from the first thickness to a second thickness. The second thickness may be less than 200 microns. The semiconductor substrate may be demounted from the support substrate.
The invention further provides a microelectronic assembly including a first substrate having a microelectronic device formed over a front side thereof, a conductor formed over a back side of the first substrate, the conductor being electrically connected to the microelectronic device, a contact structure formed over the conductor, the contact structure having a plurality of lateral sides and a top side and being electrically connected to the conductor, the top side of the contact structure having first and second portions, a non-solderable layer formed over the conductor, the lateral sides of the contact structure, and the first portion of the contact structure, a solder formation bonded to the second portion of the top side of the contact structure, and a second substrate bonded to the solder formation.
The conductor may include at least one of gold, tin, and copper. The contact structure may include at least one of nickel, chromium-copper, copper, and palladium. The first substrate may be a semiconductor substrate. The microelectronic device may comprise at least one transistor. The non-solderable layer may include silicon nitride. The semiconductor substrate may include gallium arsenide. The second substrate may be a package substrate.
It should be understood that, as used herein, the term coupled is defined as and may be used interchangeably with connected, although not necessarily directly, and not necessarily mechanically. Additionally, the terms a or an, as used herein, are defined as one or more than one. The term plurality, as used herein, is defined as two or more than two. The term another, as used herein, is defined as at least a second or more. The terms including and/or having, as used herein, are defined as comprising (i.e., open language).
While at least one exemplary embodiment has been presented in the foregoing detailed description of the invention, it should be appreciated that a vast number of variations exist. It should also be appreciated that the exemplary embodiment or exemplary embodiments are only examples, and are not intended to limit the scope, applicability, or configuration of the invention in any way. Rather, the foregoing detailed description will provide those skilled in the art with a convenient road map for implementing an exemplary embodiment of the invention, it being understood that various changes may be made in the function and arrangement of elements described in an exemplary embodiment without departing from the scope of the invention as set forth in the appended claims and their legal equivalents.
Number | Name | Date | Kind |
---|---|---|---|
4926022 | Freedman | May 1990 | A |
5227604 | Freedman | Jul 1993 | A |
5378926 | Chi | Jan 1995 | A |
5426072 | Finnila | Jun 1995 | A |
5495089 | Freedman et al. | Feb 1996 | A |
5563102 | Michael | Oct 1996 | A |
5730932 | Sarkhel et al. | Mar 1998 | A |
5763854 | Dittman et al. | Jun 1998 | A |
5841197 | Adamic, Jr. | Nov 1998 | A |
5949140 | Nishi | Sep 1999 | A |
5972736 | Malladi et al. | Oct 1999 | A |
6180265 | Erickson | Jan 2001 | B1 |
6274823 | Khandros et al. | Aug 2001 | B1 |
6329608 | Rinne et al. | Dec 2001 | B1 |
6451681 | Greer | Sep 2002 | B1 |
6656828 | Maitani et al. | Dec 2003 | B1 |
6894358 | Leib et al. | May 2005 | B2 |
6911392 | Bieck et al. | Jun 2005 | B2 |
7354798 | Pogge et al. | Apr 2008 | B2 |
7361993 | Coolbaugh et al. | Apr 2008 | B2 |
20010005043 | Nakanishi et al. | Jun 2001 | A1 |
20010015652 | Eldridge et al. | Aug 2001 | A1 |
20020127839 | Umetsu et al. | Sep 2002 | A1 |
20050006740 | Letertre et al. | Jan 2005 | A1 |
20050104215 | Kao et al. | May 2005 | A1 |
20050156297 | Farnworth et al. | Jul 2005 | A1 |
20050214977 | Rumer et al. | Sep 2005 | A1 |
20060043569 | Benson et al. | Mar 2006 | A1 |
20070045388 | Farnworth et al. | Mar 2007 | A1 |
Number | Date | Country | |
---|---|---|---|
20070293033 A1 | Dec 2007 | US |