(1) Field of the Invention
The invention relates to the fabrication of integrated circuit devices, and more particularly, to a method of post-passivation processing for the creation of conductive interconnects.
(2) Description of the Prior Art
Improvements in semiconductor device performance are typically obtained by scaling down the geometric dimensions of the Integrated Circuits; this results in a decrease in the cost per die while at the same time some aspects of semiconductor device performance are improved. The metal connections which connect the Integrated Circuit to other circuit or system components become of relative more importance and have, with the further miniaturization of the IC, an increasingly negative impact on the circuit-performance. The parasitic capacitance and resistance of the metal interconnections increase, which degrades the chip performance significantly. Of most concern in this respect is the voltage drop along the power and ground buses and the RC delay of the critical signal paths. Attempts to reduce the resistance by using wider metal lines result in higher capacitance of these wires.
To solve this problem, one approach has been to develop low resistance metal (such as copper) for the wires while low dielectric materials are used in between signal lines. Current practice is to create metal interconnection networks under a layer of passivation, this approach however limits the interconnect network to fine line interconnects, associated with parasitic capacitance and high line resistivity. The latter two parameters, because of their relatively high values, degrade device performance, resulting in even more severe effects for higher frequency applications and for long interconnect lines that are, for instance, used for clock distribution lines. Also, fine line interconnect metal cannot carry high values of current that is typically needed for ground busses and for power busses.
It has previously been stated that it is of interest to the semiconductor art to provide a method of creating interconnect lines that removes typical limitations that are imposed on the interconnect wires, such as unwanted parasitic capacitances and high interconnect line resistivity. The invention provides such a method. An analogy can be drawn in this respect whereby the currently (prior art) used fine-line interconnection schemes, which are created under a layer of passivation, are the streets in a city; in the post-passivation interconnection scheme of the present invention, the interconnections that are created above a layer of passivation can be considered the freeways between cities.
40, a silicon substrate on the surface of which has been created an interconnect network
42, a sample number of semiconductor circuits that have been created in or on the surface of the substrate 40
44, two electrostatic discharge (ESD) circuits created in or on the surface of the substrate 40; one ESD circuit is provided for each pin that is accessible for external connections (pins 52, see below)
46 is a layer in which interconnect lines are provided; these interconnect lines are above the surface of substrate 40 and under the layer 48 of passivation and represent a typical application of prior art fine-line interconnects; these fine-line interconnects in layer 46 typically have high resistivity and high parasitic capacitance
48 is a layer of passivation that is deposited over the surface of the layer 46 in which interconnect lines are provided
50 is a power or ground bus that connects to the circuits 42 via fine-line interconnect lines provided in layer 46; this power or ground bus 50 is typically of wider metal since this power or ground bus carries the accumulated current or ground connection for the devices 42
52 is a power or ground pin that passes through the layer 48 of passivation and that has been connected to the power or ground bus 50.
From the above the following can be summarized: circuits 42 and 44 are created in or on the surface of a silicon substrate 40, interconnect lines in layer 46 are created for these circuits 42 and 44 for further interconnection to external circuitry, the circuits 42 and 44 are, on a per I/O pin basis, provided with an ESD circuit 44, these circuits 42 together with the ESD circuit 44 are connected to a power or ground pin 52 that penetrates a layer 48 of passivation. The layer 48 of passivation is the final layer that overlies the created interconnect line structure, and the interconnect lines underneath the layer 48 of passivation are fine line interconnects and have all the electrical disadvantages of fine line interconnects such as high resistivity and high parasitic capacitance.
Relating to the cross section that is shown in
45 are two ESD circuits that are provided in or on the surface of the substrate 40; ESD circuits 45 are always required for any external connection to an input/output (I/O) pin 56
45′ which are circuits that can be receiver or driver or I/O circuits for input (receiver) or output (driver) or I/O purposes respectively
54 is a clock bus
56 is a clock or signal pin that has been extended through the layer 48 of passivation.
The same comments apply to the cross section that is shown in
Further applies to the cross section that is shown in
pins 56 must be connected to ESD circuits 45 and driver/receiver or I/O circuits 45′
for signal or clock pins 56, these pins 56 must be connected not only to ESD circuits 45 but also to driver or receiver or I/O circuits, highlighted as circuits 45′ in
after (clock and signal) stimuli have passed through the ESD circuits 45 and driver/receiver or I/O circuits 45′, these stimuli are further routed using, under prior art methods, fine-line interconnect wires in layer 46. A layer 48 of passivation is deposited over the dielectric layer 46 in which the interconnect network has been created.
It is therefore of interest to the semiconductor art to provide a method of creating interconnect lines that removes typical limitations that are imposed on the interconnect wires, such as unwanted parasitic capacitances and high interconnect line resistivity.
A principal objective of the invention is to provide a method for the creation of interconnect metal that allows for the use of thick and wide metal.
Another objective of the invention is to provide a method for the creation of interconnect metal that uses the application of thick layer of dielectric such as polymer.
Yet another objective of the invention is to provide a method that allows for the creation of long interconnect lines, whereby these long interconnect lines do not have high resistance or introduce high parasitic capacitance.
A still further objective of the invention is to create interconnect lines that can carry high values of current for the creation of power and ground distribution networks.
A still further objective of the invention is to create interconnect metal that can be created using cost effective methods by creating the interconnect metal over a layer of passivation after the layer of passivation has been deposited.
In accordance with the objectives of the invention a new method is provided for the creation of interconnect lines. Fine line interconnects are provided in a first layer of dielectric overlying semiconductor circuits that have been created in or on the surface of a substrate. A layer of passivation is deposited over the layer of dielectric; a thick second layer of dielectric is created over the surface of the layer of passivation. Thick and wide interconnect lines are created in the thick second layer of dielectric.
a is a cross section of a silicon substrate over which an interconnect network is created according to the invention. Power and/or ground pins are provided through the layer of passivation for external connection. The structure that is shown in cross section in
b shows power and ground distribution lines that are below a layer of passivation and power and ground distribution lines that are above a layer of passivation.
a is a cross section of a silicon substrate over which an interconnect network is created according to the invention. An ESD and/or driver and/or receiver circuit access pin is provided through the layer of dielectric for external connection. The structure that is shown in cross section in
b shows clock and signal distribution lines that are below a layer of passivation and clock and signal distribution lines that are above a layer of passivation.
a is a cross section of a silicon substrate over which an interconnect network is created according to the invention. No I/O connect pin is provided through the layer of dielectric for external connection. The structure that is shown in cross section in
b shows clock and signal distribution lines that are below a layer of passivation and clock and signal distribution lines that are above a layer of passivation.
a shows a cross section of a simplified version of the substrate and the layers that are created on the surface of the substrate under the processes of the referenced application.
b shows an inductor has been added above the layer of passivation.
For purposes of reference and for clarity of understanding,
Referring now more specifically to
Layers 14 (two examples are shown) represent all of the metal layers and dielectric layers that are typically created on top of the dielectric layer 12. Layers 14 that are shown in
The key steps of the above referenced application begin with the deposition of a thick layer 20 of polyimide that is deposited over the surface of layer 18. Access must be provided to points of electrical contact 16, for this reason a pattern of openings 22, 36 and 38 is etched through the polyimide layer 20 and the passivation layer 18. The pattern of openings 22, 36 and 38 aligns with the pattern of electrical contact points 16. Contact points 16 are, by means of the openings 22/36/38 that are created in the layer 20 of polyimide, electrically extended to the surface of layer 20.
The above referenced material that is used for the deposition of layer 20 is polyimide; the material that can be used for this layer is not limited to polyimide but can contain any of the known polymers (SiClxOy). The indicated polyimide is the preferred material to be used for the processes of the invention for the thick layer 20 of polymer. Examples of polymers that can be used are silicons, carbons, fluoride, chlorides, oxygens, silicone elastomer, parylene or teflon, polycarbonate (PC), polysterene (PS), polyoxide (PO), poly polooxide (PPO), benzocyclobutene (BCB).
Electrical contact contacting with the contact points 16 can now be established by filling the openings 22/36/38 with a conductive material. The top surfaces 24 of these metal conductors that are contained in openings 22/36/38 can now be used for connection of the IC to its environment, and for further integration into the surrounding electrical circuitry. The semiconductor devices that have been provided in the surface of substrate 10 can, via the conductive interconnects contained in openings 22/36/38, be further connected to surrounding components and circuitry. Interconnect pads 26 and 28 are formed on top of surfaces 24 of the metal interconnects contained in openings 22, 36 and 38. These pads 26 and 28 can be of any design in width and thickness to accommodate specific circuit design requirements. A pad 26 or 28 can, for instance, be used as a flip chip pad. Other pads 26 or 28 can be used for power distribution or as a ground or signal bus. The following connections can, for instance, be made to the pads shown in
The following comments relate to the size and the number of the contact points 16, as shown in
For higher aspect ratio vias, the vias are filled with via plugs before the deposition of the metal layers 26 and 28. However, for vias that have lower aspect ratios (for example less than 2), the via plugs may not be needed in which case the metal of layers 26 and 28 can directly establish contact with the pads 16.
The referenced application does not impose a limitation on the number of contact pads that can be included in the design, this number is not only dependent on package design requirements but is mostly dependent on the internal circuit design requirements. Layer 18 in
The most frequently used passivation layer in the present state of the art is plasma enhanced CVD (PECVD) oxide and nitride. In creating layer 18 of passivation, a layer of approximately 0.5 μm PECVD oxide can be deposited first followed by a layer of approximately 0.7 μm nitride. Passivation layer 18 is very important because it protects the device wafer from moisture and foreign ion contamination. The positioning of this layer between the sub-micron process (of the integrated circuit) and the tens-micron process (of the interconnecting metallization structure) is of critical importance since it allows for a cheaper process that possibly has less stringent clean room requirements for the process of creating the interconnecting metallization structure.
Layer 20 is a thick polymer dielectric layer (for example polyimide) that has a thickness in excess of 2 μm (after curing). The range of the polymer thickness can vary from 2 μm to 150 μm, dependent on electrical design requirements.
For the deposition of layer 20 the Hitachi-Dupont polyimide HD 2732 or 2734 can, for example, be used. The polyimide layer 20 can be spin-on coated and cured. After spin-on coating, the polyimide layer 20 will be cured at 400 degrees C. for 1 hour in a vacuum or nitrogen ambient. For thicker polyimide film 20, the polyimide film 20 can be multiple coated and cured.
Another material that can be used to create layer 20 is the polymer benzocyclobutene (BCB). This polymer is at this time commercially produced by for instance Dow Chemical and has recently gained acceptance to be used instead of typical polyimide application.
The dimensions of openings 22, 36 and 38 have previously been discussed. The dimension of the opening together with the dielectric thickness determines the aspect ratio of the opening. The aspect ratio challenges the via etch process and the metal filling capability. This leads to a diameter for openings 22/36/38 in the range of from approximately 0.5 μm to 30 μm. The height for openings 22/36/38 can be in the range of approximately 2 μm to 150 μm. The aspect ratio of openings 22/36/38 is designed such that filling of the via with metal can be accomplished. The via can be filled with CVD metal such as CVD tungsten or CVD copper, with electro-less nickel, with a damascene metal filling process, with electroplating copper, etc. As previously stated, for low aspect ratio vias, the filling of the vias is not required as an extra processing step. A direct contact can be established between the metal layers 26 and 28 and the contact pads 16.
The referenced application can be further extended by applying multiple layers of polymer (such as polyimide) and can therefore be adapted to a larger variety of applications. The function of the structure that has been described in
This completes the discussion of the construct shown for purposes of reference in
a shows, for reasons of clarity, a simplified cross section of the substrate and the layers that are created on the surface of the substrate under the processes of the invention; the highlighted areas that are shown have previously been identified as:
10 the silicon substrate
12 is a layer of dielectric that has been deposited over the surface of the substrate 10
14 is an interconnect layer that contains interconnect lines, vias and contact points
16 are the contact points on the surface of the interconnect layer 14
18 is a layer of passivation into which openings have been created through which the contact points 16 can be accessed
20 is a thick layer of polymer, and
21 are the conductive plugs that have been provided through the layer 20 of polyimide.
The thick layer 20 of polymer can be coated in liquid form on the surface of the layer 18 of passivation or can be laminated over the surface of layer 18 of passivation by dry film application. Vias that are required for the creation of conductive plugs 21 can be defined by conventional processes of photolithography or can be created using laser (drill) technology.
It is clear from previous discussions that the structure of layers that is shown in cross section in
With respect to the cross section that is shown in
Referring now specifically to
40 is the silicon substrate on the surface of which interconnect lines are created in accordance with the invention
42 are semiconductor circuits that are created in or on the surface of substrate 40
44 is an ESD circuit that is provided for the protection of circuits 42
58 is a layer in which connection pads are created to the semiconductor devices 42 that have been created in or on the surface of substrate 40
60 is a layer of dielectric in which fine-line interconnects have been created overlying the layer 58 in which the connection pads 58 are created to the semiconductor devices 42
61 is one of the vias that have been provided in layer 60; more such vias 61 are shown in
62 is a layer of passivation that has been deposited overlying the layer 60 of dielectric in which fine-line interconnects are formed
63 is one of vias that passes through layer 62 of passivation; more such vias 63 are shown in
64 is a layer of dielectric in which, as a post-passivation process, interconnects have been created
65 is a power or ground bus that is connected to the ESD circuit 44, originating in layer 64 and further passing through layers 62 and 60
66 is a power or ground bus providing power or ground (for multiple connection pads in layer 58)
67 is a via that is created overlying the layer 62 of passivation; more such vias 67 are shown in
68 is a power or ground pin for the multiple semiconductor devices 42 in layer 58.
From the cross section that is shown in
Some points of interest can be listed at this time as they relate to prior art methods and to the invention.
Prior Art:
provides an ESD circuit for each pin that is used for external input/output interconnect
provides, after ESD stimuli have passed through the ESD circuits, a fine-line interconnect network for further distribution of the power and ground stimuli, and
the fine-line power and ground distribution network is created underneath a layer of passivation.
It must, in this respect and related to the above provided comments, be remembered that power and ground pins do not require drivers and/or receiver circuitry.
The Invention:
does not need to create an ESD circuit for each pin that is used for external input/output interconnect, in view of the more robust wiring that drives the ESD circuit, resulting in reduced power loss by an unexpected power surge over the interconnect line, resulting in more power being delivered to the ESD circuit, and
allows for the power and ground interconnects to be directly connected to the internal circuits of a semiconductor device, either without an ESD circuit or with a smaller than regular ESD circuit (as previously explained).
The method that is used to create the interconnect network that is shown in cross section in
b provides further insight into the creation of the power and ground interconnect lines of the invention whereby these interconnect lines have been shown with interconnect lines 66 and interconnect lines 66′. Interconnect lines 66 have been created above the layer 62 of passivation and act as global power and ground interconnect lines. Interconnect lines 66′ have been created below the layer 62 of passivation and act as local power and ground interconnect lines.
Referring now to
The features not previously highlighted in
the invention provides an interconnect network comprising wide, thick interconnect lines 72 for distribution of the clock and signal stimuli
the invention creates an interconnect network of thick, wide interconnect lines 72 for the clock and signal stimuli overlying a layer 62 of passivation,
70 is an external connection (pin) that is provided for the ESD circuit 45 and for driver/receiver/I/O circuit 45′, and pin 70 provides an external access for clock and signal stimuli to circuits 45 and 45′, and
72 is a clock or signal bus that is created in the dielectric layer 64 using thick, wide wires for interconnect lines; it must be noted that the clock and signal interconnect line distribution 72 is entirely contained within the layer 64 without providing an external point of I/O interconnect.
The method that is used to create the interconnect network that is shown in cross section in
b provides further insight into the creation of the signal and clock interconnect lines of the invention whereby these interconnect lines have been shown with interconnect lines 71 and interconnect lines 71′. Interconnect lines 71 have been created above the layer 62 of passivation and act as global signal and clock interconnect lines. Interconnect lines 71′ have been created below the layer 62 of passivation and act as local signal and clock interconnect lines.
a shows a cross section of a silicon substrate 40 over which an interconnect network is created according to the invention, with the interconnect network 74 created in a thick layer 64 of dielectric overlying a layer 62 of passivation. No ESD, receiver, driver or I/O circuit access pin is provided through the surface of the layer 64 of dielectric for external connection. Shown in
The method that is used to create the wide thick interconnect lines that is shown in cross section in
b provides further insight into the creation of the signal and clock interconnect lines of the invention whereby these interconnect lines have been shown with interconnect lines 74 and interconnect lines 74′. Interconnect lines 74 have been created above the layer 62 of passivation and can act as global signal and clock interconnect lines. Interconnect lines 74′ have been created below the layer 62 of passivation and act as local signal and clock interconnect lines.
It must further be emphasized that, where
It is further of value to briefly discuss the above implemented and addressed distinction between fine-line interconnect lines and wide, thick interconnect lines. The following points apply in this respect:
the prior art fine line interconnect lines are created underneath a layer of passivation, the wide, thick interconnect lines of the invention are created above a layer of passivation
the fine-line interconnect lines are typically created in a layer of inorganic dielectric, the thick wide interconnect lines are typically created in a layer of dielectric comprising polymer. This is because an inorganic material cannot be deposited as a thick layer of dielectric because such a layer of dielectric would develop fissures and crack as a result
fine-line interconnect metal is typically created using methods of sputter with resist etching or of damascene processes using oxide etch with electroplating after which CMP is applied. Either one of these two approaches cannot create thick metal due to cost considerations or oxide cracking
thick, wide interconnect lines can be created by first sputtering a thin metal base layer, coating and patterning a thick layer of photoresist, applying a thick layer of metal by electroplating, removing the patterned thick layer of photoresist and performing metal base etching (of the sputtered thin metal base layer). This method allows for the creation of a pattern of very thick metal, and metal thickness in excess of 1 μm can in this manner be achieved while the thickness of the layer of dielectric in which the thick metal interconnect lines are created can be in excess of 2 μm.
Although the invention has been described and illustrated with reference to specific illustrative embodiments thereof, it is not intended that the invention be limited to those illustrative embodiments. Those skilled in the art will recognize that variations and modifications can be made without departing from the spirit of the invention. It is therefore intended to include within the invention all such variations and modifications which fall within the scope of the appended claims and equivalents thereof.
This application is a continuation of application Ser. No. 11/273,071, filed on Nov. 14, 2005, now U.S. Pat. No. 7,405,150, which is a continuation of application Ser. No. 10/653,628, filed on Sep. 2, 2003 now U.S. Pat. No. 7,443,033, which is a continuation of application Ser. No. 10/278,106, filed on Oct. 22, 2002, now U.S. Pat. No. 6,734,563, which is a division of application Ser. No. 09/691,497, filed on Oct. 18, 2000, now U.S. Pat. No. 6,495,442. This application is related to U.S. Ser. No. 09/251,183, filed on Feb. 17, 1999, now U.S. Pat. No. 6,383,916, which is a continuation-in-part of U.S. Ser. No. 09/216,791, filed on Dec. 21, 1998, now abandoned. This application is also related to U.S. Ser. No. 09/637,926, filed on Aug. 14, 2000, now abandoned.
Number | Name | Date | Kind |
---|---|---|---|
3030877 | McDuffie et al. | Apr 1962 | A |
3849270 | Takagi et al. | Nov 1974 | A |
3953625 | Quaintance et al. | Apr 1976 | A |
4300184 | Colla | Nov 1981 | A |
4423547 | Farrar et al. | Jan 1984 | A |
4670091 | Thomas et al. | Jun 1987 | A |
4685998 | Quinn | Aug 1987 | A |
4753896 | Matloubian | Jun 1988 | A |
4789647 | Peters | Dec 1988 | A |
4939568 | Kato et al. | Jul 1990 | A |
5046161 | Takada | Sep 1991 | A |
5055907 | Jacobs | Oct 1991 | A |
5061985 | Meguro et al. | Oct 1991 | A |
5083187 | Lamson et al. | Jan 1992 | A |
5106461 | Volfson et al. | Apr 1992 | A |
5108950 | Wakabayashi et al. | Apr 1992 | A |
5111276 | Hingarh et al. | May 1992 | A |
5118369 | Shamir | Jun 1992 | A |
5212403 | Nakanishi et al. | May 1993 | A |
5226232 | Boyd | Jul 1993 | A |
5227012 | Brandli et al. | Jul 1993 | A |
5244833 | Gansauge et al. | Sep 1993 | A |
5300461 | Ting | Apr 1994 | A |
5346738 | Samonides | Sep 1994 | A |
5372967 | Sundaram et al. | Dec 1994 | A |
5384488 | Golshan et al. | Jan 1995 | A |
5395137 | Kim | Mar 1995 | A |
5416356 | Staudinger et al. | May 1995 | A |
5461333 | Condon et al. | Oct 1995 | A |
5461545 | Leroy et al. | Oct 1995 | A |
5468984 | Efland et al. | Nov 1995 | A |
5478773 | Dow et al. | Dec 1995 | A |
5479049 | Aoki et al. | Dec 1995 | A |
5481205 | Frye et al. | Jan 1996 | A |
5501006 | Gehman, Jr. et al. | Mar 1996 | A |
5532512 | Fillion | Jul 1996 | A |
5534465 | Frye et al. | Jul 1996 | A |
5576680 | Ling | Nov 1996 | A |
5635767 | Wenzel et al. | Jun 1997 | A |
5641997 | Ohta et al. | Jun 1997 | A |
5644102 | Rostoker | Jul 1997 | A |
5656849 | Burghartz et al. | Aug 1997 | A |
5659201 | Wollesen | Aug 1997 | A |
5663108 | Lin | Sep 1997 | A |
5665989 | Dangelo | Sep 1997 | A |
5686764 | Fulcher | Nov 1997 | A |
5691248 | Cronin | Nov 1997 | A |
5701666 | DeHaven et al. | Dec 1997 | A |
5731945 | Bertin et al. | Mar 1998 | A |
5739560 | Toyoda et al. | Apr 1998 | A |
5767010 | Mis et al. | Jun 1998 | A |
5780930 | Malladi et al. | Jul 1998 | A |
5789303 | Leung et al. | Aug 1998 | A |
5792594 | Brown | Aug 1998 | A |
5805043 | Bahl | Sep 1998 | A |
5807791 | Bertin et al. | Sep 1998 | A |
5818110 | Cronin | Oct 1998 | A |
5818748 | Bertin et al. | Oct 1998 | A |
5827776 | Bandyopadhyay et al. | Oct 1998 | A |
5827778 | Yamada | Oct 1998 | A |
5834844 | Akagawa et al. | Nov 1998 | A |
5854513 | Kim | Dec 1998 | A |
5883435 | Geffken | Mar 1999 | A |
5884990 | Burghartz et al. | Mar 1999 | A |
5892273 | Iwasaki et al. | Apr 1999 | A |
5910020 | Yamada | Jun 1999 | A |
5929508 | Delgado et al. | Jul 1999 | A |
5952726 | Liang | Sep 1999 | A |
5953626 | Hause et al. | Sep 1999 | A |
5955762 | Hively | Sep 1999 | A |
5970321 | Hively | Oct 1999 | A |
5994766 | Shenoy | Nov 1999 | A |
6008060 | Chang et al. | Dec 1999 | A |
6008102 | Alford et al. | Dec 1999 | A |
6011314 | Leibovitz | Jan 2000 | A |
6020640 | Efland et al. | Feb 2000 | A |
6022792 | Ishii | Feb 2000 | A |
6025275 | Efland et al. | Feb 2000 | A |
6030877 | Lee et al. | Feb 2000 | A |
6031293 | Hsuan et al. | Feb 2000 | A |
6040604 | Lauvray et al. | Mar 2000 | A |
6075290 | Schaefer et al. | Jun 2000 | A |
6077726 | Mistry | Jun 2000 | A |
6100548 | Nguyen et al. | Aug 2000 | A |
6114937 | Burghartz et al. | Sep 2000 | A |
6117747 | Shao et al. | Sep 2000 | A |
6117782 | Lukanc et al. | Sep 2000 | A |
6121092 | Liu et al. | Sep 2000 | A |
6130457 | Yu et al. | Oct 2000 | A |
6144100 | Shen et al. | Nov 2000 | A |
6146958 | Zhao et al. | Nov 2000 | A |
6147857 | Worley et al. | Nov 2000 | A |
6159773 | Lin | Dec 2000 | A |
6168974 | Chang et al. | Jan 2001 | B1 |
6180426 | Lin | Jan 2001 | B1 |
6184143 | Ohashi | Feb 2001 | B1 |
6187680 | Costrini et al. | Feb 2001 | B1 |
6200888 | Ito et al. | Mar 2001 | B1 |
6229221 | Kloen et al. | May 2001 | B1 |
6232147 | Matsuki et al. | May 2001 | B1 |
6232656 | Yabu et al. | May 2001 | B1 |
6236101 | Erdeljac et al. | May 2001 | B1 |
6271127 | Liu et al. | Aug 2001 | B1 |
6288447 | Amishiro | Sep 2001 | B1 |
6294425 | Hideki | Sep 2001 | B1 |
6303423 | Lin | Oct 2001 | B1 |
6306749 | Lin | Oct 2001 | B1 |
6359328 | Dubin | Mar 2002 | B1 |
6362087 | Wang | Mar 2002 | B1 |
6383916 | Lin | May 2002 | B1 |
6416958 | Vidovic et al. | Jul 2002 | B2 |
6429120 | Ahn | Aug 2002 | B1 |
6455885 | Lin | Sep 2002 | B1 |
6459135 | Basteres et al. | Oct 2002 | B1 |
6465879 | Taguchi | Oct 2002 | B1 |
6472745 | Iizuka | Oct 2002 | B1 |
6495442 | Lin et al. | Dec 2002 | B1 |
6501169 | Aoki et al. | Dec 2002 | B1 |
6509267 | Woo et al. | Jan 2003 | B1 |
6515369 | Lin | Feb 2003 | B1 |
6518092 | Kikuchi | Feb 2003 | B2 |
6544880 | Akram | Apr 2003 | B1 |
6545354 | Aoki et al. | Apr 2003 | B1 |
6548365 | Basteres et al. | Apr 2003 | B2 |
6578754 | Tung | Jun 2003 | B1 |
6605528 | Lin et al. | Aug 2003 | B1 |
6614091 | Downey | Sep 2003 | B1 |
6617681 | Bohr | Sep 2003 | B1 |
6636139 | Tsai et al. | Oct 2003 | B2 |
6639299 | Aoki | Oct 2003 | B2 |
6646347 | Mercado | Nov 2003 | B2 |
6649509 | Lin et al. | Nov 2003 | B1 |
6653563 | Bohr | Nov 2003 | B2 |
6680544 | Lu | Jan 2004 | B2 |
6683380 | Efland et al. | Jan 2004 | B2 |
6707124 | Wachtler | Mar 2004 | B2 |
6734563 | Lin et al. | May 2004 | B2 |
6759275 | Lee et al. | Jul 2004 | B1 |
6780748 | Yamaguchi | Aug 2004 | B2 |
6798073 | Lin et al. | Sep 2004 | B2 |
6800555 | Test et al. | Oct 2004 | B2 |
6861740 | Hsu | Mar 2005 | B2 |
6943440 | Kim | Sep 2005 | B2 |
6963136 | Shinozaki | Nov 2005 | B2 |
7230340 | Lin | Jun 2007 | B2 |
7239028 | Anzai | Jul 2007 | B2 |
7265047 | Lin et al. | Sep 2007 | B2 |
7271489 | Lin et al. | Sep 2007 | B2 |
7276422 | Lin et al. | Oct 2007 | B2 |
7309920 | Lin et al. | Dec 2007 | B2 |
7351650 | Lin et al. | Apr 2008 | B2 |
7372161 | Lin et al. | May 2008 | B2 |
7382052 | Lin et al. | Jun 2008 | B2 |
7405150 | Lin et al. | Jul 2008 | B2 |
7419900 | Lin et al. | Sep 2008 | B2 |
7439626 | Lin et al. | Oct 2008 | B2 |
7439627 | Lin et al. | Oct 2008 | B2 |
7443033 | Lin et al. | Oct 2008 | B2 |
7443034 | Lin et al. | Oct 2008 | B2 |
7446031 | Lin et al. | Nov 2008 | B2 |
7446035 | Lin et al. | Nov 2008 | B2 |
7449752 | Lin et al. | Nov 2008 | B2 |
7459791 | Lin et al. | Dec 2008 | B2 |
7462938 | Lin et al. | Dec 2008 | B2 |
7466007 | Lin et al. | Dec 2008 | B2 |
7479450 | Lin et al. | Jan 2009 | B2 |
7524759 | Lin et al. | Apr 2009 | B2 |
7534718 | Lin et al. | May 2009 | B2 |
7892965 | Lin et al. | Feb 2011 | B2 |
7902067 | Lin et al. | Mar 2011 | B2 |
7915161 | Lin et al. | Mar 2011 | B2 |
7919865 | Lin et al. | Apr 2011 | B2 |
7923366 | Lin et al. | Apr 2011 | B2 |
8004088 | Lin et al. | Aug 2011 | B2 |
8188603 | Lin et al. | May 2012 | B2 |
20010051426 | Pozder | Dec 2001 | A1 |
20020017730 | Tahara et al. | Feb 2002 | A1 |
20020109232 | Lin et al. | Aug 2002 | A1 |
20020115282 | Lin et al. | Aug 2002 | A1 |
20020158334 | Vu et al. | Oct 2002 | A1 |
20030102551 | Kikuchi | Jun 2003 | A1 |
20030218246 | Abe | Nov 2003 | A1 |
20040023450 | Katagiri | Feb 2004 | A1 |
20040089951 | Lin | May 2004 | A1 |
20040158758 | Zarkesh-Ha et al. | Aug 2004 | A1 |
20040166659 | Lin et al. | Aug 2004 | A1 |
20050104177 | Lin et al. | May 2005 | A1 |
20060038231 | Lin et al. | Feb 2006 | A9 |
20060049483 | Lin et al. | Mar 2006 | A1 |
20060049485 | Pan et al. | Mar 2006 | A1 |
20060049524 | Lin et al. | Mar 2006 | A1 |
20060049525 | Lin et al. | Mar 2006 | A1 |
20060063378 | Lin et al. | Mar 2006 | A1 |
20060068574 | Lin et al. | Mar 2006 | A1 |
20060076687 | Lin et al. | Apr 2006 | A1 |
20080003806 | Lin et al. | Jan 2008 | A1 |
20080006946 | Lin et al. | Jan 2008 | A1 |
20080009131 | Lin et al. | Jan 2008 | A1 |
20080042285 | Lin et al. | Feb 2008 | A1 |
20080042293 | Lin et al. | Feb 2008 | A1 |
20080042296 | Lin et al. | Feb 2008 | A1 |
20080045002 | Lin et al. | Feb 2008 | A1 |
20080045004 | Lin et al. | Feb 2008 | A1 |
20080067693 | Lin et al. | Mar 2008 | A1 |
20080067694 | Lin et al. | Mar 2008 | A1 |
20080085596 | Lin et al. | Apr 2008 | A1 |
20080085597 | Lin et al. | Apr 2008 | A1 |
Number | Date | Country |
---|---|---|
0831529 | Mar 1998 | EP |
1039544 | Sep 2000 | EP |
1244013 | Aug 1971 | GB |
01135043 | May 1989 | JP |
01183836 | Jul 1989 | JP |
01184848 | Jul 1989 | JP |
01184849 | Jul 1989 | JP |
04316351 | Nov 1992 | JP |
08031820 | Feb 1996 | JP |
2000216264 | Aug 2000 | JP |
2000349165 | Dec 2000 | JP |
357449 | May 1999 | TW |
396584 | Jul 2000 | TW |
Entry |
---|
“Influence of the Series of On-Chip Power Supply Buses on Internal Device Failure After ESD Stress”, by H. Terletzki et al., IEEE Trans. On Elec. Devices, vol. 40, No. 11, Nov. 1993, pp. 2081-2083. |
“Power Distribution Techniques for VLSI Circuits”, by Song et al., IEEE Jrnl. of Solid-State Circuits, vol. sc-21, No. 1, Feb. 1986, pp. 150-156. |
“Processing Thick multilevel Polyimide Films for 3-D Stacked memory”, by Caterer et al., IEEE Trans. On Advanced Packaging, vol. 22, No. 2, May 1999, pp. 189-199. |
Office Action for Japan Patent Application No. 2001-056759 dated Oct. 3, 2011. |
Search Report for European Patent Application No. 11002133.4 dated Nov. 18, 2011. |
Caterer, et al. “Processing Thick Multilevel Polyimide Films for 3-D Stacked Memory”, IEEE Transactions on Advanced Packaging, vol. 22, No. 2, May 1999, pp. 189-199. |
Song, et al. “Power Distribution Techniques for VLSI Circuits”, IEEE Jrnl. of Solid-State Circuits, vol. SC-21, No. 1, Feb. 1986, pp. 150-156. |
Terletzki, et al. “Influence of the Series Resistance of On-Chip Power Supply Buses on Internal Device Failure After ESD Stress”, IEEE Transactions on Electron Devices, vol. 40, No. 11, Nov. 1993, pp. 2081-2083. |
Mistry, K. et al. “A 45nm Logic Technology with High-k+ Metal Gate Transistors, Strained Silicon, 9 Cu Interconnect Layers, 193nm Dry Patterning, and 100% Pb-free Packaging,” IEEE International Electron Devices Meeting (2007) pp. 247-250. |
Edelstein, D.C., “Advantages of Copper Interconnects,” Proceedings of the 12th International IEEE VLSI Multilevel Interconnection Conference (1995) pp. 301-307. |
Theng, C. et al. “An Automated Tool Deployment for ESD (Electro-Static-Discharge) Correct-by-Construction Strategy in 90 nm Process,” IEEE International Conference on Semiconductor Electronics (2004) pp. 61-67. |
Gao, X. et al. “An improved electrostatic discharge protection structure for reducing triggering voltage and parasitic capacitance,” Solid-State Electronics, 27 (2003), pp. 1105-1110. |
Yeoh, A. et al. “Copper Die Bumps (First Level Interconnect) and Low-K Dielectrics in 65nm High Volume Manufacturing,” Electronic Components and Technology Conference (2006) pp. 1611-1615. |
Hu, C-K. et al. “Copper-Polyimide Wiring Technology for VLSI Circuits,” Materials Research Society Symposium Proceedings VLSI V (1990) pp. 369-373. |
Roesch, W. et al. “Cycling copper flip chip interconnects,” Microelectronics Reliability, 44 (2004) pp. 1047-1054. |
Lee, Y-H. et al. “Effect of ESD Layout on the Assembly Yield and Reliability,” International Electron Devices Meeting (2006) pp. 1-4. |
Yeoh, T-S. “ESD Effects on Power Supply Clamps,” Proceedings of the 6th International Symposium on Physical & Failure Analysis of Integrated Circuits (1997) pp. 121-124. |
Edelstein, D. et al. “Full Copper Wiring in a Sub-0.25 pm CMOS ULSI Technology,” Technical Digest IEEE International Electron Devices Meeting (1997) pp. 773-776. |
Venkatesan, S. et al. “A High Performance 1.8V, 0.20 pm CMOS Technology with Copper Metallization,” Technical Digest IEEE International Electron Devices Meeting (1997) pp. 769-772. |
Jenei, S. et al. “High Q Inductor Add-on Module in Thick Cu/SiLK™ single damascene,” Proceedings from the IEEE International Interconnect Technology Conference (2001) pp. 107-109. |
Groves, R. et al. “High Q Inductors in a SiGe BiCMOS Process Utilizing a Thick Metal Process Add-on Module,” Proceedings of the Bipolar/BiCMOS Circuits and Technology Meeting (1999) pp. 149-152. |
Sakran, N. et al. “The Implementation of the 65nm Dual-Core 64b Merom Processor,” IEEE International Solid-State Circuits Conference, Session 5, Microprocessors, 5.6 (2007) pp. 106-107, p. 590. |
Kumar, R. et al. “A Family of 45nm IA Processors,” IEEE International Solid-State Circuits Conference, Session 3, Microprocessor Technologies, 3.2 (2009) pp. 58-59. |
Bohr, M. “The New Era of Scaling in an SoC World,” International Solid-State Circuits Conference (2009) Presentation Slides 1-66. |
Bohr, M. “The New Era of Scaling in an SoC World,” International Solid-State Circuits Conference (2009) pp. 23-28. |
Ingerly, D. et al. “Low-K Interconnect Stack with Thick Metal 9 Redistribution Layer and Cu Die Bump for 45nm High Volume Manufacturing,” International Interconnect Technology Conference (2008) pp. 216-218. |
Kurd, N. et al. “Next Generation Intel® Micro-architecture (Nehalem) Clocking Architecture,” Symposium on VLSI Circuits Digest of Technical Papers (2008) pp. 62-63. |
Maloney, T. et al. “Novel Clamp Circuits for IC Power Supply Protection,” IEEE Transactions on Components, Packaging, and Manufacturing Technology, Part C, vol. 19, No. 3 (Jul. 1996) pp. 150-161. |
Geffken, R. M. “An Overview of Polyimide Use in Integrated Circuits and Packaging,” Proceedings of the Third International Symposium on Ultra Large Scale Integration Science and Technology (1991) pp. 667-677. |
Luther, B. et al. “Planar Copper-Polyimide Back End of the Line Interconnections for ULSI Devices,” Proceedings of the 10th International IEEE VLSI Multilevel Interconnection Conference (1993) pp. 15-21. |
Master, R. et al. “Ceramic Mini-Ball Grid Array Package for High Speed Device,” Proceedings from the 45th Electronic Components and Technolgy Conference (1995) pp. 46-50. |
Maloney, T. et al. “Stacked PMOS Clamps for High Voltage Power Supply Protection,” Electrical Overstress/Electrostatic Discharge Symposium Proceedings (1999) pp. 70-77. |
Lin, M.S. et al. “A New System-on-a-Chip (SOC) Technology—High Q Post Passivation Inductors,” Proceedings from the 53rd Electronic Components and Technology Conference (May 30, 2003) pp. 1503-1509. |
MEGIC Corp. “MEGIC way to system solutions through bumping and redistribution,” (Brochure) (Feb. 6, 2004) pp. 1-3. |
Lin, M.S. “Post Passivation Technology™—MEGIC ® Way to System Solutions,” Presentation given at TSMC Technology Symposium, Japan (Oct. 1, 2003) pp. 1-32. |
Lin, M.S. et al. “A New IC Interconnection Scheme and Design Architecture for High Performance ICs at Very Low Fabrication Cost—Post Passivation Interconnection,” Proceedings of the IEEE Custom Integrated Circuits Conference (Sep. 24, 2003) pp. 533-536. |
European Search Report—EP01480077—Search Authority—The Berlin—Jul. 16, 2007. |
Number | Date | Country | |
---|---|---|---|
20080067686 A1 | Mar 2008 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 09691497 | Oct 2000 | US |
Child | 10278106 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 11273071 | Nov 2005 | US |
Child | 11854562 | US | |
Parent | 10653628 | Sep 2003 | US |
Child | 11273071 | US | |
Parent | 10278106 | Oct 2002 | US |
Child | 10653628 | US |