This application claims priority to Taiwan Application Serial Number 101118359, filed May 23, 2012, and Taiwan Application Serial Number 101138093, filed Oct. 16, 2012, which are herein incorporated by references.
1. Technical Field
The present disclosure relates to packaging technology, and more particularly, semiconductor-packaging technology.
2. Description of Related Art
Recently, with the progression of the industry and commerce and the advancements in human society, the products on the market are aimed to be convenient, accurate, and economical. Therefore, the products that are developed are better than the old products and make contributions to the society.
Power transistors have the advantages of high integrated density, extremely low static leakage current, and increasing power capacity; hence, they have been widely used in various power electronic fields such as power switches and frequency converters. However, as the demand for a compact and slim package with high-integrated density has created, the demand for a better heat dissipation property is increased in the market.
In view of the foregoing, there still exist some inconveniences and defects in conventional packaging structures of power semiconductors that wait further improvement. However, those skilled in the art sought vainly for a solution. In order to solve or circumvent above problems and disadvantages, there is an urgent need in the related field to provide a compact package size with effective heat dissipation capability.
The following presents a simplified summary of the disclosure in order to provide a basic understanding to the reader. This summary is not an extensive overview of the disclosure and it does not identify key/critical elements of the present invention or delineate the scope of the present invention. Its sole purpose is to present some concepts disclosed herein in a simplified form as a prelude to the more detailed description that is presented later.
In one or more various aspects, the present disclosure is directed to a power semiconductor package and a method of method of manufacturing the same.
According to one embodiment of the present invention, a power semiconductor package includes a lead frame, a first die, a second die and a single connecting strip. The lead frame has a voltage plate, a ground plate, an output plate, a first gate plate and a second gate plate separated from each other. The first die is disposed on the voltage plate, where the first die has a high-side power transistor disposed therein, and a gate of the high-side power transistor is connected to the first gate plate. The second die is disposed on the ground plate, where the second die has a low-side power transistor disposed therein, and a gate of the low-side power transistor is connected to the second gate plate. The connecting strip is disposed on the first die, the second die and the output plate, and is electrically connected to a source of the high-side power transistor and a drain of the low-side power transistor.
The second die is mounted on the ground plate by flip-chip bonding.
The gate of the high-side power transistor is connected to the first gate plate by wire bonding.
The power semiconductor package further includes an encapsulating layer. The first die and the second die are covered with the encapsulating layer.
The connecting strip is a single metal clip adhered to the first die, the second die and the output plate.
A top of the metal clip is exposed to outside the encapsulating layer and the power semiconductor package further includes a heat dissipation plate. The heat dissipation plate is in direct contact with the top of the metal clip.
Moreover, the connecting strip has a location hole.
Alternatively, the connecting strip is a single aluminium strip. The aluminium strip is connected to the first die, the second die and the output plate by thermal compression bonding.
The first gate plate and the second gate plate are positioned at two opposite sides of the first and second dies.
The first gate plate and the second gate plate are positioned along the same side of the first and second dies.
The power semiconductor package further includes a driving chip. The driving chip is connected to the first gate plate and the second gate plate.
According to another embodiment of the present invention, a method of manufacturing a power semiconductor package is provided, and the method includes steps of: providing a lead frame having a voltage plate, a ground plate, an output plate, a first gate plate and a second gate plate; positioning a first die disposed on the voltage plate; positioning a second die disposed on the ground plate, and connecting a gate of a low-side power transistor of the second die to the second gate plate; positioning a single connecting strip on the first die, the second die and the output plate, and electrically connecting the connecting strip to a source of the high-side power transistor and a drain of the low-side power transistor; and connecting a gate of a high-side power transistor of the first die to the first gate plate.
The second die is mounted on the ground plate by flip-chip bonding.
The step of positioning the single connecting strip includes: providing a single metal clip as the connecting strip, and adhering the metal clip to the first die, the second die and the output plate.
The step of positioning the single connecting strip includes: providing a single aluminium strip as the connecting strip, and connecting the single aluminium strip to the first die, the second die and the output plate by thermal compression bonding.
Technical advantages are generally achieved, by embodiments of the present invention, as follows:
Many of the attendant features will be more readily appreciated, as the same becomes better understood by reference to the following detailed description considered in connection with the accompanying drawings.
The present description will be better understood from the following detailed description read in light of the accompanying drawing, wherein:
In the following detailed description, for purposes of explanation, numerous specific details are set forth in order to attain a thorough understanding of the disclosed embodiments. It will be apparent, however, that one or more embodiments may be practiced without these specific details. In other instances, well-known structures and devices are schematically shown in order to simplify the drawing.
As used in the description herein and throughout the claims that follow, the meaning of “a”, “an”, and “the” includes reference to the plural unless the context clearly dictates otherwise. Also, as used in the description herein and throughout the claims that follow, the terms “comprise or comprising”, “include or including”, “have or having”, “contain or containing” and the like are to be understood to be open-ended, i.e., to mean including but not limited to. As used in the description herein and throughout the claims that follow, the meaning of “in” includes “in” and “on” unless the context clearly dictates otherwise.
It will be understood that, although the terms first, second, etc. may be used herein to describe various elements, these elements should not be limited by these terms. These terms are only used to distinguish one element from another. For example, a first element could be termed a second element, and, similarly, a second element could be termed a first element, without departing from the scope of the embodiments. As used herein, the term “and/or” includes any and all combinations of one or more of the associated listed items.
It will be understood that when an element is referred to as being “connected” or “coupled” to another element, it can be directly connected or coupled to the other element or intervening elements may be present. In contrast, when an element is referred to as being “directly connected” or “directly coupled” to another element, there are no intervening elements present.
Unless otherwise defined, all terms (including technical and scientific terms) used herein have the same meaning as commonly understood by one of ordinary skill in the art to which example embodiments belong. It will be further understood that terms, such as those defined in commonly used dictionaries, should be interpreted as having a meaning that is consistent with their meaning in the context of the relevant art and will not be interpreted in an idealized or overly formal sense unless expressly so defined herein.
In one aspect, the present disclosure is directed to a power semiconductor package. This power semiconductor package may be easily inserted into the synchronous rectifier configuration and may be applicable or readily adaptable to all technologies.
In configuration, a drain of the high-side power transistor M1 is electrically connected to a voltage plate 210 of a lead frame for receiving working voltage; a source of the low-side power transistor M2 is electrically connected to a ground plate 230 of the lead frame; a source of the high-side power transistor M1 and a drain of the low-side power transistor M2 both are connected to a output plate 220 of the lead frame for outputting voltage, in which the specific structure are shown in
In this embodiment, the low-side power transistor and high-side power transistor are vertical type power MOSFET which the gate and the source are on the same surface of the die and the drain is on another surface of it. Therefore, in this embodiment of the power semiconductor package, the vertical type power MOSFETs with low-complexity manufacturing process can be chosen as the low-side power transistor and the high-side power transistor for lowering the manufacturing cost.
In
As shown in
In
In step 810, the second die 120 is mounted on the ground plate of the lead frame 200 by flip-chip bonding.
The manufacturing method may include the step of forming an encapsulating layer, so that the first die 10 and the second die 120 can be covered with the encapsulating layer.
In addition, the top of the metal clip is exposed to outside the encapsulating layer, and the manufacturing method further includes the step of using a heat dissipation plate is in direct contact with the top of the metal clip.
An alternative step may replace step 830. In this alternative step, a single aluminium strip can act as the connecting strip, and the aluminium strip is connected to the first die 110, the second die 120 and the output plate 220 by thermal compression bonding.
The manufacturing method may include the step of providing the driving chip 130 that is connected to the first gate plate and the second gate plate, as shown in
The readers attention is directed to all papers and documents which are filed concurrently with his specification and which are open to public inspection with this specification, and the contents of all such papers and documents are incorporated herein by reference.
All the features disclosed in this specification (including any accompanying claims, abstract, and drawings) may be replaced by alternative features serving the same, equivalent or similar purpose, unless expressly stated otherwise. Thus, unless expressly stated otherwise, each feature disclosed is one example only of a generic series of equivalent or similar features.
Any element in a claim that does not explicitly state “means for” performing a specified function, or “step for” performing a specific function, is not to be interpreted as a “means” or “step” clause as specified in 35 U.S.C. §112, 6th paragraph. In particular, the use of “step of” in the claims herein is not intended to invoke the provisions of 35 U.S.C. §112, 6th paragraph.
Number | Date | Country | Kind |
---|---|---|---|
101118359 | May 2012 | TW | national |
101138093 | Oct 2012 | TW | national |