The described embodiments relate to semiconductor processing, and more particularly, to making long interconnect signal conductors on a silicon substrate.
In recent years, Copper (Cu) is commonly used in semiconductor integrated circuits for interconnections because it has better conductivity and is more reliable than other metals such as aluminum and aluminum alloys. However, mechanical stress still remains a technical challenge. The difference in thermal expansion coefficient between a copper conductor and a silicon substrate is a typical cause to mechanical stress. For example, copper expands seventeen parts-per-million per degree Celsius (C), and silicon expands three parts per million per degree C. For a three-inch (about one-tenth meter) long copper conductor, the difference in expansion between the copper conductor and the silicon substrate is 1.4 microns per degree C. For a one hundred degree Celsius temperature variation, the difference in expansion between the copper conductor and the silicon substrate is one hundred and forty microns. This significant difference in expansion leads to severe mechanical stress and is likely to cause the copper conductor to break.
In the current semiconductor market, the size of an integrated circuit is in general much smaller than three inches on a side. For example, the largest Field Programmable Gate Array (FPGA) chip today is about one inch long on each side of the chip. For a copper conductor that is shorter than one inch, mechanical stress is usually not severe enough to cause the copper conductor to break. As a result, little effort has been directed to addressing the mechanical stress issue. However, in a large area of power and ground planes, long interconnect wires are preferred. Therefore, it is desirable to be able to fabricate a long signal conductor that is reliable and will not easily break due to temperature variations.
An apparatus includes a volume of insulator disposed over a top surface of a semiconductor substrate, a tube of soft dielectric, and a metal conductor. The insulator has a hardness of more than approximately three gigaPascals (gPa) and the soft dielectric has a hardness of less than three gPa. The tube of soft dielectric and the metal conductor are both embedded within the volume of insulator. The tube defines a central volume and the metal conductor extends in a direction through the central volume for a distance of at least one inch long. The metal conductor is encircled by the soft dielectric when the apparatus is viewed in a cross-sectional plane perpendicular to the direction. The metal conductor also includes a plurality of bend portions. In one example, the soft dielectric is a low-k dielectric. In another example, the soft dielectric is Aerogel. Because of the softness of low-k dielectric or the fragility of Aerogel, the metal conductor will be able to expand into the surrounding soft dielectric during a temperature increase without causing mechanical stress which would otherwise result in destruction of the metal conductor. Therefore, the metal conductor does not break when the apparatus is temperature cycled over a range from zero to eighty five degrees Celsius.
In one embodiment, a top surface of the volume of insulator extends in a surface plane, and the metal conductor bends in a dimension parallel to the surface plane. There is at least one bend portion in each ten millimeter stretch of the metal conductor. Each one of the bend portions has an obtuse bend angle of more than ninety degrees. The metal conductor is able to extend its length by expanding toward the outside edge of each bend portion when temperature increases. Similarly, the metal conductor is able to shorten its length by contracting toward the inside edge of each bend portion when temperature decreases.
In another embodiment, a top surface of the volume of insulator extends in a surface plane, and the metal conductor bends in a dimension perpendicular to the surface plane. The metal conductor has a sine-wave shape. In yet another embodiment, the metal conductor has a cork-screw shape.
Further details and embodiments and techniques are described in the detailed description below. This summary does not purport to define the invention. The invention is defined by the claims.
The accompanying drawings, where like numerals indicate like components, illustrate embodiments of the invention.
Silicon has a thermal expansion coefficient of three parts per million per degree Celsius, silicon dioxide has a thermal expansion coefficient of zero point five parts per million per degree Celsius, and copper has a thermal expansion coefficient of seventeen parts per million per degree Celsius. Because of the difference in thermal expansion coefficient, copper conductor 18 expands much more than the silicon substrate and the surrounding silicon dioxide during temperature increase. If copper conductor 18 is directly in contact with the rigid material of silicon dioxide, then such expansion will cause severe mechanical stress for copper conductor 18. Copper conductor 18 may eventually break because of the mechanical stress.
As illustrated in
However, the expansion of copper conductor 18 is three-dimensional and proportionate to its length, width, and thickness. Because copper conductor 18 is a long and thin line connecting pads 21 and 22, copper conductor 18 is likely to expand much more along its length as compare to its width and thickness. Pads 21 and 22 are fixed on the silicon substrate, and when the silicon substrate expands or contracts due to temperature variations, the distance between pad 21 and pad 22 varies accordingly. Therefore, if copper conductor is a straight line without any bend portion, then copper conductor 18 will only be able to expand along its length by the same amount as the silicon substrate expands. Therefore, copper conductor 18 is still under severe mechanical stress if it is a straight long line.
In step 103, a first trench 53 is created in first insulating layer 52. Trench 53 is located where a future copper conductor will be deposited later on. However, trench 53 is a few microns wider than the future copper conductor. For example, if the future copper conductor is twelve microns wide and two microns deep, then trench 53 is sixteen microns wide and two microns deep. In step 104, a first soft layer 54 of low-k dielectric #1 is deposited on a top surface of first insulating layer 52 such that trench 53 is filled up with low-k dielectric #1. In step 105, the excessive amount of low-k dielectric is then removed by using a chemical mechanical polishing (CMP) process.
In step 106, a layer of copper is deposited on the top surface of first insulating layer 52. In step 107, the layer of copper is patterned according to the area where copper conductor 56 is located.
In step 108, a second soft layer 58 of low-k dielectric #2 is deposited on the top surface of first insulating layer 52 and copper conductor 56. The second soft layer 58 of low-k dielectric #2 is a relatively thin layer as compared to first insulating layer 52.
In step 109, the second soft layer 58 of low-k dielectric #2 is patterned according to the same area where trench 53 is located.
In step 110, a second insulating layer 59 of silicon dioxide #2 is deposited on the top surface of first insulating 52. In step 111, the excessive amount of silicon dioxide is then removed by using a chemical mechanical polishing (CMP) process. Second insulating layer 59 is approximately ten microns thick.
In the above illustrated example, a long copper conductor is fabricated in a way such that it is embedded within an insulating layer and is also encircled by a soft dielectric. In addition, by introducing periodic bend portions as described in
In step 204, a standing wave is created in photo resist layer 304 using an ultrasonic transducer.
In step 205, photo resist layer 304 is cured while top surface 305 is in the standing wave state. In one example, silicon substrate 301 is baked in an oven to solidify the liquid photo resist layer 304.
In step 206, photo resist layer 304 is etched away using a selected etchant. By selecting an etchant such that photo resist and silicon dioxide have approximately the same etch sensitivity, both photo resist layer 304 and insulating layer 302 etches at approximately the same rate. As a result, when photo resist layer 304 is completely etched away, the remaining insulating layer 302 forms an angulated top surface that is approximately same as top surface 305 of photo resist layer 304 before etching.
In step 207, a copper conductor 310 is fabricated by following the same method illustrated in
In one example, copper conductor 310 of
Although certain specific embodiments are described above for instructional purposes, the teachings of this patent document have general applicability and are not limited to the specific embodiments described above. Although several ways are described above for fabricating a metal conductor that is embedded in a dielectric where the metal conductor is fashioned so that it can contract and expand within the sheath of dielectric, any suitable way of fabricating the structure can be employed. The dielectric can be a soft dielectric material that absorbs stresses by compressing, or the dielectric can be a fragile dielectric that breaks and/or crushes and thereby prevents stresses from accumulating. The long metal conductor structure that does not break despite differential thermal expansion and thermal contraction between the long metal conductor and a supporting semiconductor substrate sees use in the semiconductor substrates of a novel semiconductor substrate elastomeric stack computer. For additional detail on the semiconductor substrate elastomeric stack computer, including detail on the semiconductor substrates, see: U.S. Provisional Application No. 60/995,194, entitled “Semiconductor Substrate Stack High Performance Computer,” filed on Sep. 24, 2007 (the subject matter of which is incorporated herein by reference). Accordingly, various modifications, adaptations, and combinations of various features of the described embodiments can be practiced without departing from the scope of the invention as set forth in the claims.
This application is a continuation of, and claims priority under 35 U.S.C. §120 from, nonprovisional U.S. patent application Ser. No. 11/975,058 entitled “Preventing Breakage of Long Metal Signal Conductors on Semiconductor Substrates,” filed on Oct. 16, 2007, now U.S. Pat. No. 7,999,388, the subject matter of which is incorporated herein by reference. Application Ser. No. 11/975,058 in turn claims the benefit under 35 U.S.C. §119(e) of provisional U.S. patent application Ser. No. 60/995,194, entitled “Semiconductor Substrate Stack High Performance Computer,” filed on Sep. 24, 2007, the subject matter of which is incorporated herein by reference.
Number | Name | Date | Kind |
---|---|---|---|
5172310 | Deam et al. | Dec 1992 | A |
5208491 | Ebeling et al. | May 1993 | A |
5236118 | Bower et al. | Aug 1993 | A |
5511428 | Goldberg et al. | Apr 1996 | A |
5655290 | Moresco et al. | Aug 1997 | A |
5790771 | Culbertson et al. | Aug 1998 | A |
5805533 | Daigle et al. | Sep 1998 | A |
5834705 | Jonaidi | Nov 1998 | A |
5891761 | Vindasius et al. | Apr 1999 | A |
5949030 | Fasano et al. | Sep 1999 | A |
6206705 | Bolotin et al. | Mar 2001 | B1 |
6221769 | Dhong et al. | Apr 2001 | B1 |
6259160 | Lopatin et al. | Jul 2001 | B1 |
6379982 | Ahn et al. | Apr 2002 | B1 |
6555467 | Hsu et al. | Apr 2003 | B2 |
6598216 | Chan et al. | Jul 2003 | B2 |
6650301 | Zimmerman | Nov 2003 | B1 |
6660564 | Brady | Dec 2003 | B2 |
6694464 | Quayle et al. | Feb 2004 | B1 |
6721171 | Masuda et al. | Apr 2004 | B2 |
6768205 | Taniguchi et al. | Jul 2004 | B2 |
6827584 | Mathieu et al. | Dec 2004 | B2 |
6873518 | Masuda et al. | Mar 2005 | B2 |
7048548 | Mathieu et al. | May 2006 | B2 |
7315226 | Tohya et al. | Jan 2008 | B2 |
7344906 | Chua et al. | Mar 2008 | B2 |
7405698 | de Rochemont | Jul 2008 | B2 |
7409610 | Drimer | Aug 2008 | B1 |
20020134581 | Figueroa et al. | Sep 2002 | A1 |
20020134685 | Chakravorty et al. | Sep 2002 | A1 |
20020163062 | Wang et al. | Nov 2002 | A1 |
20020164893 | Mathieu et al. | Nov 2002 | A1 |
20030107117 | Antonell et al. | Jun 2003 | A1 |
20040038195 | Nerenberg et al. | Feb 2004 | A1 |
20040164418 | Sugiura et al. | Aug 2004 | A1 |
20040179344 | Uchida et al. | Sep 2004 | A1 |
20050104221 | Memis | May 2005 | A1 |
20060021729 | Werner et al. | Feb 2006 | A1 |
20060027934 | Edelstein et al. | Feb 2006 | A1 |
20060125094 | Lin | Jun 2006 | A1 |
20060164189 | Tohya et al. | Jul 2006 | A1 |
20060170110 | Akram et al. | Aug 2006 | A1 |
20060190846 | Hichri et al. | Aug 2006 | A1 |
20060226450 | Furuta et al. | Oct 2006 | A1 |
20070012475 | Kawaguchi et al. | Jan 2007 | A1 |
20070114668 | Goto et al. | May 2007 | A1 |
20070176622 | Yamazaki | Aug 2007 | A1 |
20070210400 | Moribayashi et al. | Sep 2007 | A1 |
20080054486 | Murayama et al. | Mar 2008 | A1 |
20080253085 | Soffer | Oct 2008 | A1 |
Number | Date | Country | |
---|---|---|---|
20110266034 A1 | Nov 2011 | US |
Number | Date | Country | |
---|---|---|---|
60995194 | Sep 2007 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 11975058 | Oct 2007 | US |
Child | 13135510 | US |