Claims
- 1. A semiconductor chip package, comprising:a substrate having a first and a second surface, said substrate further having terminals, said terminals being exposed at the second substrate surface; one or more compliant pads having a first CTE juxtaposed with said first substrate surface; a chip unit including a semiconductor chip having a plurality of chip contacts on a face surface, said chip unit being attached to said one or more compliant pads; leads connecting said chip contacts to said terminals; and an encapsulant surrounding said one or more compliant pads so that said encapsulant and said one or more compliant pads form a composite layer between said chip unit and said substrate, said encapsulant having a second CTE that is lower than said first CTE.
- 2. The semiconductor chip package as claimed in claim 1 wherein said at least one pad includes a plurality of pads defining at least one channel therebetween and said encapsulant extends into said channel.
- 3. The semiconductor chip package as claimed in claim 1, wherein said terminals are located within a periphery of said chip.
- 4. The semiconductor chip package as claimed in claim 1, wherein said terminals are located beyond a periphery of said chip.
- 5. The semiconductor chip package as claimed in claim 1, wherein said terminals include inner terminals located within a periphery of said chip and outer terminals located beyond a periphery of said chip.
- 6. The semiconductor chip package as claimed in claim 1, wherein a plurality of said terminals are located above at least one compliant pad.
- 7. The semiconductor chip package as claimed in claim 1, wherein each said terminal is located above a respective compliant pad.
- 8. The semiconductor chip package as claimed in claim 1, wherein said substrate includes a potential plane on at least a portion of at least one said substrate surface.
- 9. The semiconductor chip package as claimed in claim 1, wherein said terminals are located on said first substrate surface.
- 10. The semiconductor chip package as claimed in claim 1, wherein said terminals are located on said second substrate surface.
- 11. The semiconductor chip package as claimed in claim 1, wherein said first CTE is between 50 to 400 ppm/° C. and said second CTE is between 15 to 300 ppm/° C.
- 12. The semiconductor chip package as claimed in claim 1 wherein the compliant pads have a modulus of elasticity of between 1 MPa. to 300 MPa. and said encapsulant has a modulus of elasticity of between 10 MPa. to 8 GPa.
- 13. The semiconductor chip package as claimed in claim 1, wherein the compliant pads are comprised of a material selected from the group consisting of silicones, epoxies, urethanes, gels, foams and combinations, blends and composites of such materials.
- 14. The semiconductor chip package as claimed in claim 1, wherein the encapsulant is comprised of a material selected from the group consisting of silicones, epoxies, urethanes, gels, foams and combinations, blends and composites of such materials.
- 15. The semiconductor chip package as claimed in claim 1, wherein the substrate is comprised of a flexible, dielectric layer.
- 16. The semiconductor chip as claimed in claim 3, wherein said substrate is flexible and said terminals are located above said compliant pads.
- 17. The semiconductor chip as claimed in claim 4, wherein said substrate is flexible and said terminals are located above said compliant pads.
- 18. The semiconductor chip package as claimed in claim 4, wherein said chip unit further comprises a heat spreader attached to a back surface of said chip and to said encapsulant.
- 19. The semiconductor chip package as claimed in claim 18, wherein the heat spreader is in the form of a substantially planar sheet.
- 20. The semiconductor chip package as claimed in claim 18, wherein the heat spreader has an indentation on a first surface such that flange regions encircle said indentation, said chip being positioned within said indentation.
- 21. The semiconductor chip package as claimed in claim 20, wherein the face surface of the chip is in rough co-planarity with said flange regions of said heat spreader.
- 22. The semiconductor chip package as claimed in claim 5, wherein said inner terminals are located above said compliant pads.
- 23. The semiconductor chip package as claimed in claim 5, wherein said inner terminals and said outer terminals are located above said compliant pads.
- 24. The semiconductor chip package as claimed in claim 5, wherein said chip unit further comprises a heat spreader attached to a back surface of said chip and to said encapsulant.
- 25. The semiconductor chip package as claimed in claim 24, wherein the heat spreader is in the form of a substantially planar sheet.
- 26. The semiconductor chip package as claimed in claim 24, wherein the heat spreader has an indentation on a first surface such that flange regions encircle said indentation, said chip being positioned within said indentation.
- 27. The semiconductor chip package as claimed in claim 26, wherein the face surface of the chip is in rough co-planarity with said flange regions of said heat spreader.
- 28. The semiconductor chip package as claimed in claim 27 wherein the composite layer includes a thin region having a first thickness including said pads and a thick region having a second thickness greater than said first thickness, said thick region including said encapsulant, at least some of said leads extending across said thick region, whereby expansion of said composite layer in said thick and flexure of the leads extending across the thick region due to such expansion is limited by the CTE of the encapsulant.
- 29. The semiconductor chip package as claimed in claim 11, wherein said first CTE is between 50 to 100 ppm/° C. and said second CTE is between 20 to 80 ppm/° C.
- 30. The semiconductor chip package as claimed in claim 12 wherein the compliant pads have a modulus of elasticity of between 50 MPa to 200 MPa and said encapsulant has a modulus of elasticity of between 100 MPa to 2 GPa.
- 31. A semiconductor chip package, comprising:a flexible, sheet-like substrate having a first and a second surface, said substrate further having terminals, said terminals being exposed at the second substrate surface; at least one compliant pad having a first modulus of elasticity abutting said first substrate surface, wherein said substrate terminals are located substantially above said at least one pad; a chip unit including a semiconductor chip having a plurality of chip contacts on a face surface, said chip unit being attached to said one or more compliant pads; leads connecting said chip contacts and said terminals; and an encapsulant disposed surrounding said one or more compliant pads so that said encapsulant and said one or more compliant pads form a composite layer between said chip unit and said substrate, said encapsulant having a second modulus of elasticity that is higher than said first modulus of elasticity.
- 32. The semiconductor chip package as claimed in claim 31 wherein said at least one pad includes a plurality of pads defining at least one channel therebetween and said encapsulant extends into said channel.
- 33. The semiconductor chip package as claimed in claim 31, wherein said pads have a first CTE and said encapsulant has a second CTE lower than said first CTE.
- 34. The semiconductor chip package as claimed in claim 31, wherein said terminals are located within a periphery of said chip.
- 35. The semiconductor chip package as claimed in claim 31, wherein said terminals are located beyond a periphery of said chip.
- 36. The semiconductor chip package as claimed in claim 31, wherein said terminals include inner terminals located within a periphery of said chip and outer terminals located beyond a periphery of said chip.
- 37. The semiconductor chip package as claimed in claim 31, wherein a plurality of said terminals are located above at least one compliant pad.
- 38. The semiconductor chip package as claimed in claim 31, wherein each said terminal is located above a respective compliant pad.
- 39. The semiconductor chip package as claimed in claim 31, wherein said first CTE is between 50 to 400 ppm/° C. and said second CTE is between 15 to 300 ppm/° C.
- 40. The semiconductor chip package as claimed in claim 31, wherein said first CTE is between 50 to 100 ppm/° C. and said second CTE is between 20 to 80 ppm/° C.
- 41. The semiconductor chip package as claimed in claim 31, wherein said first modulus of elasticity is between 1 MPa. to 300 MPa. and said second modulus of elasticity is between 10 MPa. to 8 GPa.
- 42. The semiconductor chip package as claimed in claim 31, wherein the compliant pads are comprised of a material selected from the group consisting of silicones, epoxies, urethanes, gels, foams and combinations, blends and composites of such materials.
- 43. The semiconductor chip package as claimed in claim 31, wherein the encapsulant is comprised of a material selected from the group consisting of silicones, epoxies, urethanes, gels, foams and combinations, blends and composites of such materials.
- 44. The semiconductor chip package as claimed in claim 41, wherein said first modulus of elasticity is between 50 MPa to 200 MPa and said second modulus of elasticity is between 100 MPa to 2 GPa.
CROSS REFERENCE TO RELATED APPLICATIONS
This application is a continuation-in-part of U.S. patent application Ser. No. 08/842,313, filed Apr. 24, 1997 which is a divisional application of Ser. No. 08/365,699, filed Dec. 29, 1994, now U.S. Pat. No. 5,659,952 which in turn is a continuation-in-part of U.S. patent application Ser. No. 08/309,433 filed Sep. 20, 1994, now abandoned, all of the disclosures of which are hereby incorporated by reference herein.
US Referenced Citations (25)
Foreign Referenced Citations (9)
Number |
Date |
Country |
1-164054 |
Jun 1989 |
JP |
1-155633 |
Jun 1989 |
JP |
1-235261 |
Sep 1989 |
JP |
1-253926 |
Oct 1989 |
JP |
1-278755 |
Nov 1989 |
JP |
2-056941 |
Feb 1990 |
JP |
4-91443 |
Mar 1992 |
JP |
4-137641 |
May 1992 |
JP |
9403036 |
Feb 1994 |
WO |
Non-Patent Literature Citations (1)
Entry |
Electronic Packaging and Interconnection Handbook, pp. 1-35, C. Harper, Nov. 1992.* |
Continuation in Parts (2)
|
Number |
Date |
Country |
Parent |
08/842313 |
Apr 1997 |
US |
Child |
09/246056 |
|
US |
Parent |
08/309433 |
Sep 1994 |
US |
Child |
08/365699 |
|
US |