Claims
- 1. A chip grid array (CGA) semiconductor chip package comprising:a molded encapsulant surrounding a semiconductor chip that utilizes interconnection pillars, wherein the encapsulant surrounds the said semiconductor chip and interconnection pillars and allows contact to the pillar edge; an array of solder balls or bumps attached to the interconnection pillars that provide electrical connections to each pillar.
- 2. The structure of claim 1 wherein the encapsulant is molded to have castellations surrounding each solder ball.
- 3. The structure of claim 1 wherein the encapsulant is molded on a non serrated lead frame tape.
- 4. The structure of claim 1 wherein the encapsulant is molded to have castellations surrounding each semiconductor chip package.
- 5. The structure of claim 1 wherein the chip is a silicon semiconductor.
- 6. The structure in claim 1 wherein the solder balls or bumps of the CGA are Pb—Sn solder.
- 7. The structure in claim 1 wherein solder paste is used for the CGA.
- 8. The structure of claim 1 wherein the chip is a semiconductor material.
- 9. The structure of claim 1 wherein the chip is a silicon semiconductor.
- 10. The structure of claim 1 wherein the chip is a Ga As semiconductor.
- 11. The structure of claim 1 wherein the encapsulant is an opaque material.
- 12. The structure of claim 1 wherein the encapsulant is a transparent material.
- 13. A method of creating a CGA semiconductor chip package comprising the steps of:providing a lead frame tape; assembling one or more semiconductor chips to said lead frame ______tape; injecting an encapsulant into said mold; removing the lead frame tape from said one or more semiconductor ______chips; adding solder balls to the interconnect pillars connected to each ______said semiconductor chip; and dicing said one or more semiconductor chips into individual ______packages.
- 14. The method of claim 13 wherein the lead frame tape is serrated.
- 15. The method of claim 13 further comprising attaching said one or more semiconductor chips to the lead frame tape by solder.
- 16. The method in claim 13 further comprising forming castellations from said encapsulant.
- 17. The method in claim 13 wherein the solder balls are integrally connected to the chip pillars.
- 18. The method of claim 13 wherein solder paste is integrally connected to the chip pillars.
- 19. The method in claim 13 wherein solder paste is used to form solder balls or bumps.
RELATED PATENT APPLICATION
This application is related to Ser. No. 10/236,337, filing date Sep. 6, 2002, assigned to a common assignee.
US Referenced Citations (4)
Number |
Name |
Date |
Kind |
5596227 |
Saito |
Jan 1997 |
A |
5969426 |
Baba et al. |
Oct 1999 |
A |
6166433 |
Takashima et al. |
Dec 2000 |
A |
6331939 |
Corisis et al. |
Dec 2001 |
B1 |
Non-Patent Literature Citations (1)
Entry |
U.S. patent application Publication US 2002/0033412 A1 to Tung, Pub. Date Mar. 21, 2002, “Pillar Connections for Semiconductor Chips and Method of Manufacture”. |