This application is based upon and claims the benefit of priority from Japanese Patent Application No. 2022-034829, filed Mar. 7, 2022, the entire contents of which are incorporated herein by reference.
Embodiments described herein relate generally to a semiconductor device and a method for manufacturing a semiconductor device.
There is a semiconductor device in which semiconductor chips stacked on a wiring substrate are sealed with a resin.
Embodiments provide a semiconductor device sealed at a side surface of a wiring substrate, and a method for manufacturing the same.
In general, according to one embodiment, a semiconductor device includes a wiring substrate having a first surface, a second surface opposite to the first surface, and a side surface connecting the first surface and the second surface. A first electrode is on the first surface. A semiconductor element is on the wiring substrate and electrically connected to the first electrode. A resin layer covers the semiconductor element and the first surface from a first direction orthogonal to the first surface. A portion of the resin layer contacts the side surface of the wiring substrate from a second direction parallel to the first surface. The resin layer has an outside side surface that is substantially
According to another embodiment, a semiconductor device includes: a wiring substrate that includes a first surface, a second surface opposite to the first surface, and a side surface connected to the first surface and the second surface, and in which wirings are formed inside and a first electrode is formed on the first surface; a semiconductor element that is provided on the wiring substrate and electrically connected to the first electrode; and a resin layer that seals the first surface of the wiring substrate and the semiconductor element, covers the side surface of the wiring substrate, and has a substantially vertical side surface.
According to still another embodiment, a method for manufacturing a semiconductor device includes: cutting and dicing a first wiring substrate into a plurality of second wiring substrates; placing the plurality of second wiring substrates on a first support substrate; providing semiconductor elements on the plurality of second wiring substrates; sealing the plurality of second wiring substrates and the semiconductor elements with a resin; separating the first support substrate and the plurality of second wiring substrates; and cutting the resin and separating the plurality of second wiring substrates.
The certain example embodiments are described in the following, but such examples are not intended to limit the present disclosure. In the following description, an upper-lower direction is based on a relative direction corresponding to when a surface of a wiring substrate on which a semiconductor chip is mounted is defined as an upper side. As defined the upper-lower direction may or may not correspond to a gravitational acceleration. The drawings are schematic or conceptual, and the depicted dimensions, proportions and the like of each portion are not necessarily the same as actual ones. In the drawings, components the same or substantially similar to those previously described with reference to a preceding figure are denoted by the same reference numerals, and repeated description thereof may be omitted.
A semiconductor device 1 includes a wiring substrate 10, semiconductor chips 50 and 52, bonding wires 30, bump electrodes 60, and a resin layer 70. The wiring substrate 10 includes a first surface 10A, a second surface 10B opposite to the first surface 10A, and side surfaces 10C disposed between the first surface 10A and the second surface 10B and connected to the first surface 10A and the second surface 10B. Wiring layers 14 and 16 (see
The wiring substrate 10 may be, for example, a printed circuit board using a glass epoxy resin, or an interposer. The wiring substrate 10 includes pads 12 on the first surface 10A. The first surface 10A of the wiring substrate 10 may be covered with an insulating film 72 having an opening through which the pads 12 are exposed. For example, the insulating film 72 is a solder resist. Each pad 12 may contain aluminum, gold, copper, or a composite material thereof. The wiring substrate 10 includes pads 18 on the second surface 10B. The second surface 10B of the wiring substrate 10 may be further covered with an insulating film having an opening or openings through which the pads 18 are exposed. Each pad 18 may contain aluminum, gold, copper, or a composite material thereof. The pads 18 are provided with the bump electrodes 60. The bump electrodes 60 can be connected to an outside of the semiconductor device 1. The bump electrodes 60 and the pads 12 are electrically connected to each other via the pads 18 and at least one of the wiring layers 14 and 16.
The semiconductor chip 50 is provided on the first surface 10A of the wiring substrate 10. The semiconductor chip 50 is adhered to the first surface 10A of the wiring substrate 10 by an adhesive layer 40. The semiconductor chip 52 is adhered to the semiconductor chip 50 by the adhesive layer 40. The adhesive layer 40 may be a paste or a resin film such as a nonconductive paste (NCP) or a die attach film (DAF). The number of semiconductor chips to be stacked may be more than 2. The semiconductor chip 50 may be used alone without being stacked. A controller chip for controlling the semiconductor chips 50 and 52 may further be stacked. Such a controller chip may be separately provided on the first surface 10A rather than in a stack with the semiconductor chips 50 and 52.
The semiconductor chip 50 includes pads 54 electrically connected to semiconductor elements formed on a surface thereof. The semiconductor chip 52 includes pads 56 electrically connected to semiconductor elements formed on a surface thereof. The pads 54 and 56 contain aluminum, gold, copper, or a composite material thereof.
The pads 12 and 54 are connected by the bonding wires 30. The pads 54 and 56 are also connected by the bonding wires 30. Each bonding wire 30 is, for example, a metal wire such as an Au wire, a Cu wire, an Ag wire, or a Pd-coated Cu wire.
The semiconductor chips 50 and 52 and the bonding wires 30 on the wiring substrate 10 are sealed and protected with the resin layer 70. Furthermore, the side surfaces 10C of the wiring substrate 10 are also sealed and protected with the resin layer 70. The resin layer 70 has substantially vertical side surfaces along a direction perpendicular to the first surface 10A. A lower surface 10D of the resin layer 70 is substantially flush with the second surface 10B in this example. The resin layer 70 is a thermosetting resin and may be, for example, an epoxy resin or an acrylic resin. The resin layer 70 may be a resin material containing an inorganic filler. The inorganic filler is, for example, silica (silicon oxide). As the inorganic filler, for example, aluminum hydroxide, calcium carbonate, aluminum oxide, boron nitride, titanium oxide, and barium titanate may be added in addition to, or instead of, silica.
The semiconductor device 1 according to the first embodiment has high durability because the side surfaces 10C of the wiring substrate 10 are also sealed with the resin layer 70.
A method for manufacturing a semiconductor device according to the first embodiment will be described with reference to an overview flowchart of
As shown in
Thereafter, as shown in
As shown in
As shown in
Thereafter, cutting is performed along a cutting line SD shown in
The bump electrodes 60 (see
In the case of a wiring substrate 200 according to a comparative example, such as shown in
As shown in
In addition to the same effect as that of the semiconductor device 1 according to the first embodiment, since the metal layer 90 provides a shielding effect, electromagnetic wave radiation can be blocked or prevented. When the metal layer 90 and the wiring layer 16 are connected, since the wiring layer 16 is set to, for example, a ground potential, the metal layer 90 can also be set to the ground potential, the effect of blocking electromagnetic wave radiation is further enhanced.
As shown in
As shown in
A method for arranging the wiring substrates 10 as shown in
(a) After the support substrate 102 is formed on the support substrate 104, a part of the support substrate 102 is removed and the support substrate 102 is diced with a laser, dicing, or the like. An area of the diced support substrate 102 is adjusted to be substantially equal to that of each wiring substrate 10. Thereafter, the wiring substrates 10 are disposed on the diced support substrates 102.
(b) The support substrate 102 is diced after being attached to a back surface of the wiring substrate 100. In this manner, the wiring substrates 10 are obtained in which the support substrate 102 having substantially the same area as that of the second surface 10B is formed on the second surface 10B of each wiring substrate 10. The wiring substrates 10 are disposed on the support substrate 104. In the above (a) and (b), the same effect as that of the manufacturing method according to the first embodiment can also be obtained.
A method for arranging the wiring substrates 10 as shown in
(c) After the support substrate 102 is formed on the support substrate 104, a part of the support substrate 102 is removed and the support substrate 102 is diced with a laser, dicing, or the like. Thereafter, the wiring substrates 10 are disposed on the diced support substrates 102. An area of the diced support substrate 102 is made smaller than that of each wiring substrate 10.
(d) The support substrate 102 is attached to the back surface of the wiring substrate 100. Thereafter, a part of the support substrate 102 is removed from the back surface side by a laser or the like. Thereafter, the wiring substrate 100 is diced. In this manner, the wiring substrates 10 are obtained in which the support substrate 102 having an area smaller than that of the second surface 10B is on the second surface 10B of each wiring substrate 10. The wiring substrates 10 are disposed on the support substrate 104. In the above (c) and (d), the same effect as that of the manufacturing method according to the first embodiment can also be obtained.
As shown in
As shown in
As shown in
As shown in
The semiconductor device 5 can be manufactured by cutting along the cutting line SD as shown in
(I) In the manufacturing methods according to the above embodiments, steps S8 and S9 may be performed after step S6, and then step S7 may be performed to form the semiconductor devices 1 to 5. In such a process, the bump electrodes 60 can be formed more easily than in the case in which the bump electrodes 60 are formed on the already diced wiring substrates 10.
(II) In the manufacturing methods according to the above embodiments, a photosensitive adhesive may be used as the support substrate 102. With this, it is generally easier to arbitrarily change a shape of the support substrate 102 incorporated into the final semiconductor device.
(III) In the manufacturing methods according to the above embodiments, the support substrate 102 is adhered to the support substrate 104. In other examples, the resin layer 70 may instead be directly formed only on the support substrate 102 without use of a support substrate 104. Since the support substrate 104 is not used, the cost can be lower.
While certain embodiments have been described, these embodiments have been presented by way of example only, and are not intended to limit the scope of the disclosure. Indeed, the novel embodiments described herein may be embodied in a variety of other forms; furthermore, various omissions, substitutions and changes in the form of the embodiments described herein may be made without departing from the spirit of the disclosure. The accompanying claims and their equivalents are intended to cover such forms or modifications as would fall within the scope and spirit of the disclosure.
Number | Date | Country | Kind |
---|---|---|---|
2022-034829 | Mar 2022 | JP | national |