Claims
- 1. A composite integrated circuit comprising:a first semiconductor integrated circuit chip with a plurality of signal terminals; a second semiconductor integrated circuit chip with a plurality of signal terminals; and an insulating interconnection substrate including a plurality of interconnection wirings and a plurality of external terminals formed at a principal surface of the insulating interconnection substrate, wherein the first and the second semiconductor integrated circuit chips are disposed over a surface opposite to said principal surface, wherein a first set of the plurality of external terminals are electrically connected to first ones of the plurality of signal terminals of the first semiconductor integrated circuit chip via first ones of the interconnection wirings without being connected to the plurality of signal terminals of the second semiconductor integrated circuit chip, and wherein a second set of the plurality of external terminals are electrically connected to both of second ones of the plurality of signal terminals of the first semiconductor integrated circuit chip and ones of the plurality of signal terminals of the second semiconductor integrated circuit chips via second ones of the plurality of interconnection wirings.
- 2. A composite integrated circuit according to claim 1, wherein the first semiconductor integrated circuit chip includes a microcomputer, and the second semiconductor integrated circuit chip includes a dynamic random access memory.
- 3. A composite integrated circuit according to claim 2, wherein the second set of the plurality of external terminals includes terminals to which address signals, data, and address strobe signals are supplied.
- 4. A composite integrated circuit according to claim 3, wherein the first set of the plurality of external terminals includes terminals to which interrupt requests, a reset signal and mode signals are supplied.
- 5. A composite integrated circuit according to claim 4, wherein the microcomputer includes a non-volatile memory having electrically erasable and programmable memory cells.
- 6. A composite integrated circuit according to claim 5, wherein the non-volatile memory included in the microcomputer includes a flash memory.
- 7. A composite integrated circuit according to claim 2, wherein the first set of the plurality of external terminals includes terminals to which interrupt requests, a reset signal and mode signals are supplied.
- 8. A composite integrated circuit according to claim 7, wherein the microcomputer includes a non-volatile memory having electrically erasable and programmable memory cells.
- 9. A composite integrated circuit according claim 8, wherein the non-volatile memory included in the microcomputer includes a flash memory.
Parent Case Info
This is a continuation of U.S. Ser. No. 09/984,089, filed on Oct. 26, 2001, which is a continuation of Ser. No. 09/319,044, filed Jul. 30, 1999, now U.S. Pat. No. 6,335,565, which is a 371 of PCT/JP96/03549, filed Dec. 4, 1996.
US Referenced Citations (8)
Foreign Referenced Citations (3)
Number |
Date |
Country |
64-81348 |
Mar 1989 |
JP |
2-198148 |
Aug 1990 |
JP |
4-342162 |
Nov 1992 |
JP |
Continuations (2)
|
Number |
Date |
Country |
Parent |
09/984089 |
Oct 2001 |
US |
Child |
10/050951 |
|
US |
Parent |
09/319044 |
|
US |
Child |
09/984089 |
|
US |