Claims
- 1. An electrical component assembly, comprising:
(a) a substrate having a substrate surface with a plurality of pads thereon; (b) an integrated circuit chip having an active surface with a plurality of contacts thereon wherein the substrate surface faces the active surface; and (c) an encapsulant interposed between substrate and the integrated circuit chip wherein the encapsulant comprises at least two layers including
(i) a first layer comprising a polymer or polymer composite having a coefficient of thermal expansion of about 30 ppm/° C. or less and an elastic modulus of at least about 2 Gpa; and (ii) the second layer comprising a polymer flux; wherein the encapsulant defines a plurality of channels that are filled with solder and wherein each channel extends from a contact on the active surface to a pad on the substrate surface.
- 2. The electrical component assembly of claim 1 wherein the first layer comprises a polymer and an inorganic filler.
- 3. The electrical component assembly of claim 1 wherein the first layer comprises a laminated polymer film having a coefficient of thermal expansion about 30 ppm/° C. or less and an elastic modulus of at least about 2 GPa in the plane of the structure.
- 4. The electrical component assembly of claim 1 wherein the first layer has a thickness that is equal to or greater than that of the second layer and the total thickness of the two layers is between about 20 and 300 microns.
- 5. The electrical component assembly of claim 4 wherein the first layer has a thickness that is equal to or greater than that of the second layer and the total thickness of the two layers is between about 20 and 150 microns.
- 6. The electrical component assembly of claim 5 wherein the first layer is thicker than the second layer and the total thickness of the two layers is between about 20 and 75 microns.
- 7. The electrical component assembly of claim 6 wherein the thickness of the second layer is between about 5 and 30 microns thick at its thickest point.
- 8. The electrical component assembly of claim 1 wherein the first layer comprises a material having a coefficient of thermal expansion of between about 10 and 30 ppm/° C. and an elastic modulus of between about 2 and 12 GPa.
- 9. The electrical component assembly of claim 8 wherein the first layer comprises a material having a coefficient of thermal expansion of between about 12 and 28 ppm/° C. and an elastic modulus of between about 3 and 10 GPa.
- 10. The electrical component assembly of claim 9 wherein the first layer comprises a material having a coefficient of thermal expansion of between about 18 and 27 ppm/° C. and an elastic modulus of between about 3 and 8 GPa.
- 11. A method for making an electrical component assembly that comprises the steps of:
(a) providing an integrated circuit chip having an active surface with a plurality of contacts thereon and having discrete solder bumps on the plurality of contacts; (b) coating the active surface of the integrated circuit chip having separate discrete solder bumps thereon with a first encapsulant layer that comprises a liquid polymer resin mixed with inorganic powder wherein the first encapsulant layer after being cured has a coefficient of thermal expansion of about 30 ppm/° C. or less and an elastic modulus of at least about 2 GPa; (c) providing a printed circuit substrate having a substrate surface with a plurality of discrete metallized pads thereon; (d) coating the printed circuit substrate with a second encapsulant layer comprising a liquid polymer flux; (e) placing the coated integrated circuit chip on the coated substrate whereby the first and second encapsulant layers are in contact with each other and thereafter causing the solder bumps to penetrate into the second encapsulant layer; (f) curing the first and second encapsulant layers; and (g) simultaneously reflowing the solder bumps to electrically connect the contacts of the integrated circuit chip to the pads of the substrate.
- 12. The method of claim 11 wherein a first portion of the pre-coated encapsulant and the solder are applied on the substrate circuit chip and a second portion are applied over the first portion and the exposed solder bump tips.
- 13. A method for making an electrical component assembly that comprises the steps of:
(a) providing an integrated circuit chip that has an active surface with a plurality of contacts thereon and having discrete solder bumps on the plurality of contacts; (b) coating the active surface of the integrated circuit chip having separate discrete solder bumps thereon with a hardened first encapsulant layer comprising a polymer resin and an inorganic filler wherein the first encapsulant layer after being cured has a coefficient of thermal expansion of about 30 ppm/° C. or less and an elastic modulus greater than about 2 GPa; (c) exposing the tips of the solder bumps; (d) providing a printed circuit substrate having a substrate surface with discrete metallized pads thereon; (e) coating the printed circuit substrate with a second encapsulant layer comprising a liquid polymer flux; (f) placing the coated integrated circuit chip on the coated substrate whereby the first and second encapsulant layers are in contact with each other and thereafter causing the solder bumps tips to penetrate into the second encapsulant layer; (g) curing the encapsulant layers; and (h) simultaneously reflowing the solder bumps to electrically connect the contacts of integrated circuit chip to the pads of the substrate.
- 14. The method of claim 12 wherein the application of the encapsulants is performed on many chips simultaneously before dicing the chip from its semiconductor wafer.
- 15. The method of claim 13 wherein a first portion of the pre-coated encapsulant and the solder are applied on the substrate circuit chip and a second portion are applied over the first portion and the exposed solder bump tips.
- 16. A method for making an electrical component assembly that comprises the steps of:
(a) providing an integrated circuit chip having an active surface with a plurality of contacts thereon and having discrete solder bumps on the plurality of contacts; (b) coating the active surface of the integrated circuit chip having separate discrete bumps thereon with a hardened first encapsulant layer comprising a polymer resin and an inorganic filler wherein the first encapsulant layer after being cured has a coefficient of thermal expansion of about 30 ppm/° C. or less and an elastic modulus greater than about 2 GPa; (c) exposing the tips of the solder bumps; (d) coating the first encapsulant with a second encapsulant layer comprising a liquid polymer flux; (e) providing a printed circuit substrate having a substrate surface with discrete metallized pads thereon; (f) placing the coated integrated circuit chip on the substrate and thereafter causing the solder bumps tips to penetrate into the second encapsulant layer. (g) curing the second encapsulant layers; and (h) simultaneously reflowing the solder bumps to electrically connect the contacts of integrated circuit chip to the pads of the substrate.
- 17. The method of claim 16 wherein a first portion of the pre-coated encapsulant and the solder are applied on the integrated circuit chip and a second portion is applied on the substrate.
- 18. The method of claim 16 wherein a first portion of the pre-coated encapsulant and the solder are applied on the substrate circuit chip and a second portion are applied over the first portion and the exposed solder bump tips.
- 19. A method for making an electrical component assembly that comprises the steps of:
(a) providing an integrated circuit chip having an active surface with a plurality of contact pads thereon; (b) coating the active surface of the integrated circuit chip with a first encapsulant layer that after being cured has a coefficient of expansion of about 30 ppm/° C. or less and an elastic modulus greater than about 2 GPa; (c) removing portions of the first encapsulant layer to form holes that expose the contact pads on the active surface of the integrated circuit chip; (d) filling the holes with solder; (e) coating the first encapsulant layer with a second encapsulant layer that comprises a polymer flux; (f) placing the integrated circuit chip on a substrate having a substrate surface with a plurality of metallized pads thereon with the first and second encapsulant layers located between the integrated circuit chip and the substrate: (g) curing the second encapsulant layer; and (h) simultaneously reflowing the solder to electrically connect the contact pads of the integrated circuit chip to the metallized pads of the substrate.
- 20. The method of claim 19 wherein a first portion of the pre-coated encapsulant and the solder are applied on the substrate circuit chip and a second portion are applied over the first portion and the exposed solder bump tips.
- 21. The method of claim 19 wherein the holes are laser drilled.
- 22. The method of claim 19 wherein the holes are plasma drilled.
- 23. The method of claim 19 wherein the holes are chemically etched.
- 24. The method of claim 19 wherein the holes are photoimaged.
- 25. The method of claim 19 wherein the second portion is instead applied over the substrate.
- 26. The method of claim 19 wherein the application of the encapsulants is performed on many chips simultaneously before dicing the chip from its semiconductor wafer.
- 27. A method for making an electrical component assembly that comprises the steps of:
(a) providing a printed circuit board substrate having a substrate surface with a plurality of metallized pads thereon; (b) coating the metallization pads with a first encapsulant layer that has a coefficient of expansion of about 30 ppm/° C. or less and an elastic modulus of greater than about 2 GPa; (c) removing portions of the first encapsulant layer to form holes that expose the metallization pads; (d) filling the holes with solder; (e) coating the first encapsulant layer with a second encapsulant layer that comprises a polymer flux; (f) placing an integrated circuit chip having an active surface with a plurality of contact pads thereon on the substrate with the first and second encapsulant layers located between the integrated circuit chip and the substrate; (g) curing the second encapsulant layer; and (h) simultaneously reflowing the solder to electrically connect the contact pads of the integrated circuit chip to the metallized pads of the substrate.
- 28. The method of claim 27 wherein the second portion is instead applied over the active surface of the semiconductor chip.
Parent Case Info
[0001] This application is a divisional of applicationi Ser. No. 09/517,839 filed on Mar. 2, 2000, which is a continuation-in-part of application Ser. Nos. 09/120,172 and 09/137,971, filed Jul. 21, 1998 and Aug. 21, 1998, respectively, and which are incorporated herein in their entireties
Government Interests
[0002] The U.S. Government has a paid-up license in this invention and the right in limited circumstances to require the patent owner to license others on reasonable terms as provided for by the terms of contract no. N00164-96-C-0089 awarded by Defense Advanced Research Projects Agency.
Divisions (1)
|
Number |
Date |
Country |
Parent |
09517839 |
Mar 2000 |
US |
Child |
09948921 |
Sep 2001 |
US |
Continuation in Parts (2)
|
Number |
Date |
Country |
Parent |
09120172 |
Jul 1998 |
US |
Child |
09517839 |
Mar 2000 |
US |
Parent |
09137971 |
Aug 1998 |
US |
Child |
09517839 |
Mar 2000 |
US |