Claims
- 1. A semiconductor integrated circuit device comprising:
a trench formed in a semiconductor substrate and defining active regions and dummy regions; an element isolation insulating film buried in said trench such that said element isolation insulating film serves as an element isolation region; an interlayer insulating film covering said substrate and said dummy regions and including an insulating film planarized; and external terminals formed over said interlayer insulating film such that said dummy regions are formed under said external terminals.
- 2. A semiconductor integrated circuit device according to claim 1, wherein a length of said dummy region is shorter than a distance between said external terminals.
- 3. A semiconductor integrated circuit device comprising:
a trench formed in a semiconductor substrate and defining active regions and dummy regions; an element isolation insulating film buried in said trench such that said element isolation insulating film serves as an element isolation region; an interlayer insulating film covering said substrate and said dummy regions; and an external terminal formed over said interlayer insulating film such that said dummy regions are formed under said external dummy regions and such that dummy interconnections each comprised of a same layer as external terminal are not formed at said scribing area.
- 4. A semiconductor integrated circuit device comprising:
a trench formed in a semiconductor substrate and defining active regions and dummy regions; an element isolation insulating film buried in said trench such that said element isolation insulating film serves as an element isolation region; an interlayer insulating film covering said substrate and said dummy regions; external terminals formed over said interlayer insulating film such that said dummy regions are formed under said external terminals; interconnections each comprised of a same layer as external terminal and formed over said interlayer insulating film; and dummy interconnections each comprised of a same layer as external terminal and spaced from said interconnections.
- 5. A semiconductor integrated circuit device according to claim 4, wherein a length of said interconnection is shorter than a distance between said external terminals.
- 6. A semiconductor integrated circuit device comprising:
a trench formed in a semiconductor substrate and defining active regions and dummy regions; an element isolation insulating film buried in said trench such that said element isolation insulating film serves as an element isolation region; gate electrodes formed over said active regions and serving as gate electrodes of MISFET type elements; and dummy patterns each comprised of a same layer as said gate electrodes and formed in a region spaced from said gate electrodes and a marker portion for photolithography.
Priority Claims (2)
Number |
Date |
Country |
Kind |
9-81013 |
May 1997 |
JP |
|
10-33388 |
Feb 1998 |
JP |
|
Parent Case Info
[0001] This application is a Continuation of Ser. No. 10/075,246 filed Feb. 15, 2002 which is a Continuation of Ser. No. 09/846,260, filed May 2, 2001, which is a Divisional application of Ser. No. 09/050,416, filed Mar. 31, 1998, now U.S. Pat. No. 6,261,883.
Divisions (1)
|
Number |
Date |
Country |
Parent |
09050416 |
Mar 1998 |
US |
Child |
09846260 |
May 2001 |
US |
Continuations (2)
|
Number |
Date |
Country |
Parent |
10075246 |
Feb 2002 |
US |
Child |
10619039 |
Jul 2003 |
US |
Parent |
09846260 |
May 2001 |
US |
Child |
10075246 |
Feb 2002 |
US |