1. Field of the Invention
This invention relates generally to semiconductor circuitry and, more particularly, to semiconductor memory devices.
2. Description of the Related Art
Advances in semiconductor manufacturing technology have provided computer chips with integrated circuits that include many millions of active and passive electronic devices, along with the interconnects to provide the desired circuit connections. As is well-known, most integrated circuits include laterally oriented active and passive electronic devices that are carried on a single major surface of a substrate. Active devices typically include transistors and passive devices typically include resistors, capacitors, and inductors. However, these laterally oriented devices consume significant amounts of chip area.
It is desirable to provide computer chips that can operate faster so that they can process more data in a given amount of time. The speed of operation of a computer chip is typically measured in the number of instructions per second it can perform. Computer chips can be made to process more data in a given amount of time in several ways. In one way, the number of devices included in the computer chip can be increased so that it can operate faster because more information can be processed in a given period of time. For example, if one computer chip operates on 32-bit data, then another computer chip that operates on 64-bit data can process information twice as fast because it can perform more instructions per second. However, the 64-bit computer chip will need more devices since there are more bits to process at a given time.
The number of devices can be increased by making the devices included therein smaller, but this requires advances in lithography and increasingly expensive manufacturing equipment. The number of devices can also be increased by keeping their size the same, but increasing the area of the computer chip. However, the yield of the computer chips fabricated in a run decreases as their area increases, which increases the overall cost.
Computer chips can also be made faster by decreasing the time it takes to perform certain tasks, such as storing and retrieving information to and from memory. The time needed to store and retrieve information to and from memory can be decreased by embedding the memory with the computer chip on the same surface as the other devices. However, there are several problems with doing this. One problem is that the masks used to fabricate the memory devices are not compatible with the masks used to fabricate the other devices on the computer chip. Hence, it is more complex and expensive to fabricate a computer chip with memory embedded in this way. Another problem is that memory devices tend to be large and occupy a significant amount of area. Hence, if most of the area on the computer chip is occupied by memory devices, then there is less area for the other devices. The total area of the computer chip can be increased, but as discussed above, this decreases the yield and increases the cost.
Accordingly, it is highly desirable to provide new structures and methods for fabricating computer chips which operate faster and are cost effective to fabricate.
The present invention involves a circuit, and a semiconductor device. The invention will be best understood from the following description when read in conjunction with the accompanying drawings.
Circuit 100 can be included in a computer chip where the memory devices are positioned above the computer circuitry. The memory devices are typically coupled to the computer circuitry through interconnects which include a conductive line and/or a conductive via. Circuit 100 has several advantages. One advantage is that the memory devices are positioned above the computer circuitry which is desirable since the memory devices typically occupy much more area than the computer circuitry. Another advantage of circuit 100 is that the memory devices are positioned closer to the computer circuitry so that signals can flow therebetween in less time. Still another advantage of circuit 100 is that the computer circuitry are fabricated with a different mask set than the memory devices. Hence, the masks are less complicated and less expensive to make. A further advantage is that the memory devices are fabricated from blanket semiconductor layers after they have been bonded to the interconnect region. Hence, the memory devices do not need to be aligned with the computer circuitry, which is a complicated and expensive process.
In
A conductive contact region 121 is positioned on surface 131a of region 131. Region 121 can include one or more material layers, however, it is shown here as including one layer for simplicity. Conductive contact region 121 can include many different types of conductive materials, such as a metal. In some embodiments, conductive contact region 121 is a metal conductive contact region. A device structure 101 is positioned on surface 121a of conductive contact region 121. Device structure 101 is spaced from via 134 by conductive contact region 121. In accordance with the invention, structure 101 is bonded to surface 121a using wafer bonding. In this way, device structure 101 is carried by conductive contact region 121. Device structure 101 is bonded to surface 121a to form a bonding interface therebetween. In some embodiments, the bonding interface is a metal-to-metal bonding interface. Device structure 101a includes opposed surfaces 101a and 101b. In one embodiment, surface 101b is a planarized surface. In some embodiments, surfaces 101a and 101b are planarized surfaces. Device structure 101 includes a planarized surface which faces conductive contact region 121 in the embodiments wherein surface 101b is a planarized surface. Device structure 101 includes a planarized surface which faces away from ledge 129 in the embodiments wherein surface 101b is a planarized surface. Device structure 101 includes a planarized surface which faces interconnect region 131 in the embodiments wherein surface 101b is a planarized surface. Device structure 101 includes a planarized surface which faces via 134 in the embodiments wherein surface 101b is a planarized surface. More information regarding wafer bonding and bonding interfaces can be found in U.S. Pat. No. 7,470,142, entitled “WAFER BONDING METHOD,” which issued on Dec. 30, 2008 to the same inventor, the contents of which are incorporated by reference as though fully set forth herein. More information regarding wafer bonding and bonding interfaces can be found in U.S. patent application Ser. No. 11/092,501, entitled “SEMICONDUCTOR BONDING AND LAYER TRANSFER METHOD,” filed on the same date herewith by the same inventor, the contents of which are incorporated by reference as though fully set forth herein.
In this embodiment, device structure 101 includes a stack of semiconductor layers which include an n+-type doped layer 124a with a p-type doped layer 124b positioned on it. An n+-type doped layer 124c is positioned on layer 124b and a p-type doped layer 124d is positioned on layer 124c. An n-type doped layer 124e is positioned on layer 124d and a p+-type doped layer 124f is positioned on layer 124e. In this embodiment, these layers can be doped using diffusion doping, epitaxial growth, ion implantation, plasma doping, or combinations thereof. More information regarding wafer bonding can be found in U.S. Pat. No. 7,470,598, entitled “SEMICONDUCTOR LAYER STRUCTURE AND METHOD OF MAKING THE SAME,” which issued on Dec. 30, 2008 to the same inventor, the contents of which are incorporated by reference as though fully set forth herein. In this invention, device structure 101 preferably includes single crystalline material which can have localized defects, but is generally of better quality than amorphous or polycrystalline material.
As mentioned above, surface 101b of device structure 101 is a planarized surface in some embodiments. In the embodiment of
It should be noted that device structure 101 will be processed further, as shown in
In
In
In
In particular, stack region 127a includes a planarized surface which faces electrode 122 in the embodiments wherein surface 101b is a planarized surface. Stack region 127a includes a planarized surface which faces away from ledge 129 in the embodiments wherein surface 101b is a planarized surface. Stack region 127a includes a planarized surface which faces away from stack region 127b in the embodiments wherein surface 101b is a planarized surface. Stack region 127a includes a planarized surface which faces interconnect region 131 in the embodiments wherein surface 101b is a planarized surface. Stack region 127a includes a planarized surface which faces via 134 in the embodiments wherein surface 101b is a planarized surface.
Stack regions 127a and 127b include layers of semiconductor materials stacked on top of each other and are defined by sidewalls 119a and 119b, respectively. It should be noted that sidewall 119a extends from surface 101b, which is a planarized surface in some embodiments. Hence, the devices formed from stacks 127a and 127b are called “vertical” devices because their layer structure and sidewalls 119a and 119b extend substantially perpendicular to surface 131a. In other words, the layers of stack 127 are on top of each other so that current flow through pn junctions included therein is substantially perpendicular to surface 131a and parallel to sidewalls 119a and 119b.
This is different from conventional devices which are often called lateral or planar devices. Lateral devices have their layer structure extending horizontally relative to a surface of a material region that carries them. In other words, the pn junctions included in a lateral device are positioned side-by-side so that current flow through them is substantially parallel to the supporting surface.
In
A dielectric region 123 is deposited around an outer periphery of each stack 127. Dielectric region 123 can include silicon dioxide, silicon nitride, or combinations thereof. It can also include high dielectric constant (high-k) materials, such as Al2O3, ZrO2, HfO2, Y2O3, La2O3, Ta2O5, TiO2, and BST (Barium Strontium Titanate). Region 123 can be thermally grown or deposited using thermally evaporation, chemical vapor deposition, physical vapor deposition, or atomic layer deposition. It is beneficial if the thermal growth or deposition can be done using a temperature below about 500° C. so that electrode 122, interconnect region 131, and the electronic circuitry carried by substrate 130 are not damaged or undesirably changed.
In
In
In
In
It should also be noted that sidewalls 119a and 119b of stacks 127a and 127b, respectively, are substantially perpendicular to surface 131a. However, in some embodiments, sidewalls 119a and/or 119b can be oriented at an angle, other than 90°, relative to surface 131a. For example, the angle can be 70° so that the sidewalls of stacks 127a and 127b are sloped relative to surface 131a.
The present invention is described above with reference to preferred embodiments. However, those skilled in the art will recognize that changes and modifications may be made in the described embodiments without departing from the nature and scope of the present invention. Various further changes and modifications will readily occur to those skilled in the art. To the extent that such modifications and variations do not depart from the spirit of the invention, they are intended to be included within the scope thereof.
Having fully described the invention in such clear and concise terms as to enable those skilled in the art to understand and practice the same, the invention claimed is:
This is a continuation-in-part of application Ser. No. 10/873,969, entitled “THREE-DIMENSIONAL INTEGRATED CIRCUIT STRUCTURE AND METHOD OF MAKING SAME”, which was filed 21 Jun. 2004 and issued as U.S. Pat. No. 7,052,941, and is incorporated in its entirety herein by reference. U.S. Pat. No. 7,052,941 claims priority to Korean Patent Application Nos. 10-2003-0040920 and 10-2003-0047515, which were filed on Jun. 24, 2003 and Jul. 12, 2003, respectively.
Number | Name | Date | Kind |
---|---|---|---|
4680085 | Vijan et al. | Jul 1987 | A |
4704785 | Curran | Nov 1987 | A |
4732312 | Kennedy et al. | Mar 1988 | A |
4829018 | Wahlstrom | May 1989 | A |
4854986 | Raby | Aug 1989 | A |
4982266 | Chatterjee | Jan 1991 | A |
5087585 | Hayashi | Feb 1992 | A |
5106775 | Kaga et al. | Apr 1992 | A |
5152857 | Ito et al. | Oct 1992 | A |
5250460 | Yamagata et al. | Oct 1993 | A |
5266511 | Takao | Nov 1993 | A |
5277748 | Sakaguchi et al. | Jan 1994 | A |
5311050 | Nitayama et al. | May 1994 | A |
5324980 | Kusunoki | Jun 1994 | A |
5355022 | Sugahara et al. | Oct 1994 | A |
5371037 | Yonehara | Dec 1994 | A |
5374564 | Bruel | Dec 1994 | A |
5374581 | Ichikawa et al. | Dec 1994 | A |
5554870 | Fitch et al. | Sep 1996 | A |
5563084 | Ramm et al. | Oct 1996 | A |
5617991 | Pramanick et al. | Apr 1997 | A |
5695557 | Yamagata et al. | Dec 1997 | A |
5731217 | Kadosh et al. | Mar 1998 | A |
5854123 | Sato et al. | Dec 1998 | A |
5882987 | Srikrishnan | Mar 1999 | A |
5915167 | Leedy | Jun 1999 | A |
5937312 | Iyer et al. | Aug 1999 | A |
5977579 | Noble | Nov 1999 | A |
5980633 | Yamagata et al. | Nov 1999 | A |
5998808 | Matsushita | Dec 1999 | A |
6057212 | Chan et al. | May 2000 | A |
6103597 | Aspar et al. | Aug 2000 | A |
6153495 | Kub et al. | Nov 2000 | A |
6222251 | Holloway | Apr 2001 | B1 |
6229161 | Nemati et al. | May 2001 | B1 |
6242324 | Kub et al. | Jun 2001 | B1 |
6331468 | Aronowitz et al. | Dec 2001 | B1 |
6380046 | Yamazaki | Apr 2002 | B1 |
6380099 | Sakaguchi et al. | Apr 2002 | B2 |
6417108 | Akino et al. | Jul 2002 | B1 |
6423614 | Doyle | Jul 2002 | B1 |
6429484 | Yu | Aug 2002 | B1 |
6534382 | Sakaguchi et al. | Mar 2003 | B1 |
6545297 | Noble et al. | Apr 2003 | B1 |
6555901 | Yoshihara et al. | Apr 2003 | B1 |
6600173 | Tiwari | Jul 2003 | B2 |
6630713 | Geusic | Oct 2003 | B2 |
6635552 | Gonzalez | Oct 2003 | B1 |
6638834 | Gonzalez | Oct 2003 | B2 |
6653209 | Yamagata | Nov 2003 | B1 |
6661085 | Kellar et al. | Dec 2003 | B2 |
6762076 | Kim et al. | Jul 2004 | B2 |
6774010 | Chu et al. | Aug 2004 | B2 |
6806171 | Ulyashin et al. | Oct 2004 | B1 |
6809009 | Aspar et al. | Oct 2004 | B2 |
6844243 | Gonzalez | Jan 2005 | B1 |
6864534 | Ipposhi et al. | Mar 2005 | B2 |
6943067 | Greenlaw | Sep 2005 | B2 |
6995430 | Langdo et al. | Feb 2006 | B2 |
7052941 | Lee | May 2006 | B2 |
7067396 | Aspar et al. | Jun 2006 | B2 |
7078739 | Nemati et al. | Jul 2006 | B1 |
7109092 | Tong | Sep 2006 | B2 |
7148119 | Sakaguchi et al. | Dec 2006 | B1 |
RE39484 | Bruel | Feb 2007 | E |
7217636 | Atanackovic | May 2007 | B1 |
7245002 | Akino et al. | Jul 2007 | B2 |
7256104 | Ito et al. | Aug 2007 | B2 |
7378702 | Lee | May 2008 | B2 |
7470142 | Lee | Dec 2008 | B2 |
7470598 | Lee | Dec 2008 | B2 |
7632738 | Lee | Dec 2009 | B2 |
7633162 | Lee | Dec 2009 | B2 |
7671371 | Lee | Mar 2010 | B2 |
7709932 | Nemoto et al. | May 2010 | B2 |
7718508 | Lee | May 2010 | B2 |
7799675 | Lee | Sep 2010 | B2 |
7800199 | Oh et al. | Sep 2010 | B2 |
7846814 | Lee | Dec 2010 | B2 |
7867822 | Lee | Jan 2011 | B2 |
7888764 | Lee | Feb 2011 | B2 |
20020025604 | Tiwari | Feb 2002 | A1 |
20030102079 | Kalvesten et al. | Jun 2003 | A1 |
20030119279 | Enquist | Jun 2003 | A1 |
20030205480 | Sakaguchi et al. | Nov 2003 | A1 |
20030224582 | Shimoda et al. | Dec 2003 | A1 |
20040147077 | Watanabe et al. | Jul 2004 | A1 |
20040259312 | Schlosser et al. | Dec 2004 | A1 |
20040262635 | Lee | Dec 2004 | A1 |
20050280154 | Lee | Dec 2005 | A1 |
20050280155 | Lee | Dec 2005 | A1 |
20050280156 | Lee | Dec 2005 | A1 |
20060121690 | Pogge et al. | Jun 2006 | A1 |
20060275962 | Lee | Dec 2006 | A1 |
20070072391 | Pocas et al. | Mar 2007 | A1 |
20070190746 | Ito et al. | Aug 2007 | A1 |
20070262457 | Lin | Nov 2007 | A1 |
20080032463 | Lee | Feb 2008 | A1 |
20080048327 | Lee | Feb 2008 | A1 |
20090267233 | Lee | Oct 2009 | A1 |
20100038743 | Lee | Feb 2010 | A1 |
20100133695 | Lee | Jun 2010 | A1 |
20100190334 | Lee | Jul 2010 | A1 |
20110001172 | Lee | Jan 2011 | A1 |
20110003438 | Lee | Jan 2011 | A1 |
20110053332 | Lee | Mar 2011 | A1 |
Number | Date | Country | |
---|---|---|---|
20050280154 A1 | Dec 2005 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 10873969 | Jun 2004 | US |
Child | 11092500 | US |