Claims
- 1. A semiconductor package comprising:
an interposer; a wiring layer having a plurality of conductors; a semiconductor chip electrically connected to the wiring layer; a light blocking layer formed between the interposer and the semiconductor chip; and a resin mold sealing the wiring layer, the light blocking layer, and the semiconductor chip.
- 2. The semiconductor package of claim 1, wherein the wiring layer having a plurality of conductors formed adjacent to each other at intervals that cause no short circuit among the conductors, the wiring layer covering a given area of the interposer, to block light from passing through the given area.
- 3. The semiconductor package of claim 1, wherein the light blocking layer covering a no-wiring area of the interposer not covered by the wiring layer, to block light passing from through the no-wiring area.
- 4. The semiconductor package of claim 1, the wiring layer and the light blocking layer are made of the same materials.
- 5. The semiconductor package of claim 1, wherein an interval between the conductors is in a range of about 0.010mm to 0.100 mm.
- 6. The semiconductor package of claim 1, wherein the light blocking layer is formed under the semiconductor chip and at least, at one of the corners of the interposer.
- 7. The semiconductor package of claim 1, wherein the resin mold contains at least one of carbon black powder and metal oxide powder.
- 8. The semiconductor package of claim 1, wherein:
the semiconductor chip is mounted in a face-down configuration on the interposer; and a light blocking layer is formed on a face of the semiconductor chip opposite to the interposer.
- 9. The semiconductor package of claim 1, wherein:
the semiconductor chip is mounted in a face-up configuration on the interposer; and the light blocking layer under the semiconductor chip is larger than the semiconductor chip.
- 10. The semiconductor package of claim 1, wherein contacts between the semiconductor chip and the wiring layer are sealed by an underfill material.
- 11. The semiconductor package of claim 1, wherein the interposer includes external connection terminals connected to the conductors of the wiring layer, the external connection terminals being arranged along the edge of the interposer and/or at intermediate positions between the edges of the interposer and semiconductor chip.
- 12. The semiconductor package of claim 1, wherein at least one of the conductors of the wiring layer has at least two contacts in the vicinity of the semiconductor chip, these contacts being usable to connect the conductor to the semiconductor chip.
- 13. The semiconductor package of claim 1, wherein at least one of the conductors of the wiring layer has an end branched into at least two sections, in the vicinity of the semiconductor chip.
Priority Claims (1)
Number |
Date |
Country |
Kind |
P2001-102061 |
Mar 2001 |
JP |
|
CROSS REFERENCE TO RELATED APPLICATIONS
[0001] This application is based upon and claims the benefit of priority from the prior Japanese Patent Application No. 2001-102061 filed on Mar. 30, 2001, the entire contents of which are incorporated herein by reference.