A Serializer/Deserializer (SER/DES) is a pair of functional blocks [integrated circuits or IC/chip] commonly used in high speed communications. These blocks convert data between serial data and parallel interfaces in each direction. Although the term “SER/DES” is generic, in speech it is sometimes used as a more pronounceable synonym for Serial Gigabit Media Independent Interface (SGMII).
SER/DES chips facilitate the transmission of parallel data between two points over serial streams, reducing the number of data paths and thus, the number of connecting pins or wires required. Most SER/DES devices are capable of full duplex operation, meaning that data conversion can take place in both directions simultaneously. SER/DES chips are used in many application including Gigabit Ethernet systems, wireless network routers, fiber optic communications systems, storage applications just to name a few.
Specifications and speeds vary depending on the needs of the user and on the application. These blocks are often integrated within another Integrated Circuit (i.e. ASIC).
The quest for “smaller, cheaper, faster” devices is ever increasing. IC packaging is one area that this quest is continuously challenged. In IC packaging chips are mounted on and connected to a rigid laminate (substrate) via wirebonds (
Packaging SER/DES is a very challenging and specialized area in the world if IC packaging. With higher data rate flip chips are adapted for packaging high speed SER/DES because in Flip Chip packaging wirebonds are replaced by conductive solder bumps thereby wirebond inductance is no longer present.
At the present, industry is moving toward 3D packaging where two or more dice are stacked on the top of each other or packages are stacked on the top of packages. These packaging methods offer high density integration in smaller footprint making it suitable for applications in which size matters such as cell phone.
The drawback of stacked die packaging is the use of wirebond, making it unsuitable for high speed SER/DES packaging. In order to circumvent this impediment, this invention proposes to use Through Silicon Via (TSV) to connect dice vertically.
The benefits of using TSV to connect dice vertically are:
1. Higher degree of miniaturization: By placing TSV within the SER/DES block one can facilitate the connection of the die above or below that would otherwise be placed side by side. In a case where non SER/DES dice are stacked with wirebond and SER/DES die is placed next to it, using TSV will eliminate all wires.
2. Placing TSV makes it possible to stack two or more dice with SER/DES block
3. Electrical superiority: When using TSV, it is possible to stack and connect very high data rate SER/DES blocks vertically without the need for any wire.
4. Better thermal performance: The TSV placed within the SER/DES block provides a highly conductive passage for heat removal from the die above.
5. No need for spacer material: Normally, thick Spacer materials are placed between the dice to make wire-bonding of same or different die size possible. Using TSV eliminates the need for this material thereby reducing the cost as well as decreasing the overall height of the package making it possible to fit the package in places where height is a constraint such as very thin cell phones.
This patent claims the placement of TSV within the SER/DES block to enable high density packaging of dice with SER/DES blocks or any other block.
This invention uses techniques to enable connecting multiple chips (dice) vertically to create a compact 3D chip package. Specifically, it uses techniques that enable high speed SER/DES circuits get connected between multiple dice or from a die to external pins via Through Silicon Via (TSV) that will reduce or eliminate the inductance and capacitance associated with otherwise using wirebond. The techniques for stacking multiple high speed chips enables efficient routing of TSV between different dice that simplifies 3D chip design and manufacturing by providing guidelines on positioning and aligning the chips and by providing guidelines for creating redistribution layer (RDL) and routes that are resistant to stress.
To create a more compact and space efficient integrated circuit, it is necessary to be able to stack multiple dice on top of each other. Two general methods are possible for interconnecting the stacked dice to each other and for connecting those dice to the pins or solder balls of the 3D chip package. One method is to use wirebond, meaning that to use wires to connect chips to each other or to the pins of the 3D package as shown in
Another technique is to use Through Silicon Via (TSV) to connect multiple stacked dice to each other or to the external pins.
And, finally, to test dice which are stacked on each other, test pads need to be created for each die. The test pads must be located at the extreme periphery or edge of dice.
In order to successfully use TSV for the SER/DES circuits a number of rules have to be followed. This patent provides the techniques for using TSV in high speed SER/DES block of chips that could be used for connecting the SER/DES circuit to external pins.
The first technique is to have the SER/DES blocks that use TSV at one or more peripheries of the die.
The second technique is to try to limit the SER/DES blocks that use TSV to one or more peripheries of the die and rotate the upper and lower stacked dice by 90 degrees or have the SER/DES staggered so that the SER/DES blocks of those dice will not block each other. This method makes the TSV creation and routing in the interposer layer much easier.
The third technique is to use a redistribution layer (RDL) or interposer when TSVs of the lower and upper die can't be aligned to each other. Redistribution layer (RDL) is used to route and connect TSV to “contact pad”. The trace routes can be of any shape, angle or material. There could be solder resist on the top of RDL and adhesive such as (BCB), etc.
The fourth technique is the method for aligning stacked dice. Dice can be aligned using fiducials of any type, such as cross, square, circle, +, −, =, etc, or any text character. Fiducials can be used on the interposer and/or dice for the purpose of alignment. The interposer and dice can have one, two or as many Fiducials, as needed.
The fifth technique is to create (deposit) contact pads on RDL to create a contact point for the other dice TSV. This pad can of any material, size or shape. A circular contact pad (704) is shown in
The sixth technique is use tear drops for connecting traces on the RDL to TSVs for the purposes of reinforcement and stress reduction.
The seventh technique is mix wirebond and TSV in stacked chips. Wirebond could be used for low speed digital circuits, while TSV could be used for the high speed SER/DES circuits. For example,
The eight technique is to place the test pads for testing a dies that uses TSV at the extreme periphery of the die.
Any variations of the above are also intended to be covered by the application here.
This application claims benefit of and is a Divisional of application Ser. No. 16/716,444 filed on Dec. 16, 2019, whereby application Ser. No. 16/716,444 is a Continuation of application Ser. No. 16/355,740 filed on Mar. 16, 2019 (now U.S. Pat. No. 10,522,516), whereby co-pending/allowed application Ser. No. 16/355,740 claims benefit of and is a Continuation of allowed application Ser. No. 13/192,217 filed on Jul. 27, 2011 (now U.S. Pat. No. 10,236,275), whereby allowed application Ser. No. 13/192,217 claims benefit of and is a Continuation of allowed application Ser. No. 12/205,875 filed on Sep. 6, 2008 (now U.S. Pat. No. 8,014,166). The entire contents of each of the above-identified applications are hereby incorporated by reference in their entirety.
Number | Name | Date | Kind |
---|---|---|---|
5514907 | Moshayedi | May 1996 | A |
5608264 | Gaul | Mar 1997 | A |
6414381 | Takeda | Jul 2002 | B1 |
6617196 | Iwaya | Sep 2003 | B2 |
6809421 | Hayasaka | Oct 2004 | B1 |
6875921 | Conn | Apr 2005 | B1 |
7061785 | Miwa | Jun 2006 | B2 |
7233061 | Conn | Jun 2007 | B1 |
7530044 | Teig | May 2009 | B2 |
7566960 | Conn | Jul 2009 | B1 |
8201124 | Teig | Jun 2012 | B1 |
8525355 | Takayanagi | Sep 2013 | B2 |
9147649 | Landau | Sep 2015 | B2 |
20010015485 | Song | Aug 2001 | A1 |
20020027295 | Kikuma | Mar 2002 | A1 |
20020066956 | Taguchi | Jun 2002 | A1 |
20020096785 | Kimura | Jul 2002 | A1 |
20020114135 | Akram | Aug 2002 | A1 |
20020158318 | Chen | Oct 2002 | A1 |
20030052409 | Matsuo | Mar 2003 | A1 |
20030062620 | Shibata | Apr 2003 | A1 |
20030122240 | Lin | Jul 2003 | A1 |
20030127719 | Chang | Jul 2003 | A1 |
20040007771 | Shin | Jan 2004 | A1 |
20040027869 | Miwa | Feb 2004 | A1 |
20040089936 | Shizuno | May 2004 | A1 |
20040140552 | Kuroda | Jul 2004 | A1 |
20040178502 | Ishikawa | Sep 2004 | A1 |
20040245617 | Damberg | Dec 2004 | A1 |
20040262774 | Kang | Dec 2004 | A1 |
20050023656 | Leedy | Feb 2005 | A1 |
20050104183 | Kuroda | May 2005 | A1 |
20060267173 | Takiar | Nov 2006 | A1 |
20070023886 | Hedler | Feb 2007 | A1 |
20070085198 | Shi | Apr 2007 | A1 |
20070152194 | Natekar | Jul 2007 | A1 |
20070241461 | Teig | Oct 2007 | A1 |
20070245270 | Teig | Oct 2007 | A1 |
20070257350 | Lee | Nov 2007 | A1 |
20080029850 | Hedler | Feb 2008 | A1 |
20080116584 | Sitaram | May 2008 | A1 |
20080150157 | Nishimura | Jun 2008 | A1 |
20080173999 | Chung | Jul 2008 | A1 |
20080185709 | Ishihara | Aug 2008 | A1 |
20080224271 | Sogawa | Sep 2008 | A1 |
20080258259 | Osaka | Oct 2008 | A1 |
20080315372 | Kuan | Dec 2008 | A1 |
20090032966 | Lee | Feb 2009 | A1 |
20090032973 | Sasaki | Feb 2009 | A1 |
20090039492 | Kang | Feb 2009 | A1 |
20090039915 | Ruckerbauer | Feb 2009 | A1 |
20090079065 | Furgut | Mar 2009 | A1 |
20090085201 | Mathew | Apr 2009 | A1 |
20090161402 | Oh | Jun 2009 | A1 |
20090230548 | Park | Sep 2009 | A1 |
20090243045 | Pagaila | Oct 2009 | A1 |
20090250822 | Chen | Oct 2009 | A1 |
20090267194 | Chen | Oct 2009 | A1 |
20090294899 | Pagaila | Dec 2009 | A1 |
20090302435 | Pagaila | Dec 2009 | A1 |
20090302478 | Pagaila | Dec 2009 | A1 |
20100032820 | Bruennert | Feb 2010 | A1 |
20100091537 | Best | Apr 2010 | A1 |
Number | Date | Country | |
---|---|---|---|
20210035955 A1 | Feb 2021 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 16716444 | Dec 2019 | US |
Child | 17076207 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 16355740 | Mar 2019 | US |
Child | 16716444 | US | |
Parent | 13192217 | Jul 2011 | US |
Child | 16355740 | US | |
Parent | 12205875 | Sep 2008 | US |
Child | 13192217 | US |