Stacking integrated circuits containing serializer and deserializer blocks using through

Information

  • Patent Grant
  • 11894342
  • Patent Number
    11,894,342
  • Date Filed
    Wednesday, October 21, 2020
    4 years ago
  • Date Issued
    Tuesday, February 6, 2024
    12 months ago
Abstract
Methods and systems for stacking multiple chips with high speed serializer/deserializer blocks are presented. These methods make use of Through Via (TV) to connect the dice to each other, and to the external pads. The methods enable efficient multilayer stacking that simplifies design and manufacturing, and at the same time, ensure high speed operation of serializer/deserializer blocks, using the TVs.
Description
BACKGROUND OF THE INVENTION

A Serializer/Deserializer (SER/DES) is a pair of functional blocks [integrated circuits or IC/chip] commonly used in high speed communications. These blocks convert data between serial data and parallel interfaces in each direction. Although the term “SER/DES” is generic, in speech it is sometimes used as a more pronounceable synonym for Serial Gigabit Media Independent Interface (SGMII).


SER/DES chips facilitate the transmission of parallel data between two points over serial streams, reducing the number of data paths and thus, the number of connecting pins or wires required. Most SER/DES devices are capable of full duplex operation, meaning that data conversion can take place in both directions simultaneously. SER/DES chips are used in many application including Gigabit Ethernet systems, wireless network routers, fiber optic communications systems, storage applications just to name a few.


Specifications and speeds vary depending on the needs of the user and on the application. These blocks are often integrated within another Integrated Circuit (i.e. ASIC).


The quest for “smaller, cheaper, faster” devices is ever increasing. IC packaging is one area that this quest is continuously challenged. In IC packaging chips are mounted on and connected to a rigid laminate (substrate) via wirebonds (FIG. 1) or bumps in flip chip (FIG. 2) applications. FIG. 1 illustrates an IC packaging chip having a mold (101) and die attach material (105). In wirebond technology (FIG. 1) the silicon die (102) is connected via wires (108) to metal layer (106) over a rigid laminate (103). The metal layer (106) is then connected to solder balls (104) through Via holes (107) inside the rigid laminate (103). In flip chip technology (FIG. 2), the silicon die (201) is connected to a substrate (203) via balls (202) and the substrate (203) routes the metal to proper solder balls (204).


Packaging SER/DES is a very challenging and specialized area in the world if IC packaging. With higher data rate flip chips are adapted for packaging high speed SER/DES because in Flip Chip packaging wirebonds are replaced by conductive solder bumps thereby wirebond inductance is no longer present.


At the present, industry is moving toward 3D packaging where two or more dice are stacked on the top of each other or packages are stacked on the top of packages. These packaging methods offer high density integration in smaller footprint making it suitable for applications in which size matters such as cell phone. FIG. 3 is an example of two equal size chips placed vertically in the same package, in which the chips are connected to the solder balls (305) using wirebond technology. As can be seen from FIG. 3, a first die (301) is placed above a second dies (302), which in turn is placed above a substrate (306). A spacer (303) is placed between the two dies. Another spacer (304) is placed between the bottom die (302) and the substrate (306). FIG. 4 is another example of 3D chip stacking in which the SER/DES die (404) is not stacked and is positioned as a side die beside the stacked dice (401 and 403). FIG. 4 illustrates a stacked die packaging having spacer (402), die attach material (405 and 406), solder balls (407), a rigid laminate (substrate) (408), and via holes or vias (409).


The drawback of stacked die packaging is the use of wirebond, making it unsuitable for high speed SER/DES packaging. In order to circumvent this impediment, this invention proposes to use Through Silicon Via (TSV) to connect dice vertically.


The benefits of using TSV to connect dice vertically are:


1. Higher degree of miniaturization: By placing TSV within the SER/DES block one can facilitate the connection of the die above or below that would otherwise be placed side by side. In a case where non SER/DES dice are stacked with wirebond and SER/DES die is placed next to it, using TSV will eliminate all wires.


2. Placing TSV makes it possible to stack two or more dice with SER/DES block


3. Electrical superiority: When using TSV, it is possible to stack and connect very high data rate SER/DES blocks vertically without the need for any wire.


4. Better thermal performance: The TSV placed within the SER/DES block provides a highly conductive passage for heat removal from the die above.


5. No need for spacer material: Normally, thick Spacer materials are placed between the dice to make wire-bonding of same or different die size possible. Using TSV eliminates the need for this material thereby reducing the cost as well as decreasing the overall height of the package making it possible to fit the package in places where height is a constraint such as very thin cell phones.


This patent claims the placement of TSV within the SER/DES block to enable high density packaging of dice with SER/DES blocks or any other block.


SUMMARY OF THE INVENTION

This invention uses techniques to enable connecting multiple chips (dice) vertically to create a compact 3D chip package. Specifically, it uses techniques that enable high speed SER/DES circuits get connected between multiple dice or from a die to external pins via Through Silicon Via (TSV) that will reduce or eliminate the inductance and capacitance associated with otherwise using wirebond. The techniques for stacking multiple high speed chips enables efficient routing of TSV between different dice that simplifies 3D chip design and manufacturing by providing guidelines on positioning and aligning the chips and by providing guidelines for creating redistribution layer (RDL) and routes that are resistant to stress.





BRIEF DESCRIPTION OF THE DRAWINGS


FIG. 1 shows an example of chip with wirebonded package.



FIG. 2 shows an example of chip with Flip Chip package.



FIG. 3 shows an example of stacked die packing of two chips of the same size using wirebond.



FIG. 4 shows an example of stacked die packing of two chips with a separate SER/DES die in the same package using wirebond.



FIG. 5 shows an example of Trough Silicon Via (TSV) on the SER/DES blocks of a chip placed at the peripheries of the chip.



FIG. 6 shows three stacked chips connected to substrate via TSVs.



FIG. 7 shows redistribution layer (Interposer) that is used to route and connected TSVs and Pads.



FIG. 8 shows two chips with TSVs connected to each other through a redistribution layer (Interposer).



FIG. 9 shows TSVs of one chip connected to the pads of another chip through a redistribution layer (Interposer).



FIG. 10 shows the location of test pads at the very edge of dice, when they are stacked on each other.



FIG. 11A is a side view of an interposer having formed therein a TSV, in accordance with one embodiment of the present invention.



FIG. 11B is a side view of an interposer having disposed therein a passive component, in accordance with one embodiment of the present invention.



FIG. 11C is a side view of an interposer having a multitude of solder balls disposed on its top surface, in accordance with one embodiment of the present invention.



FIG. 11D is a side view of an interposer having an adhesive layer formed on its top surface, in accordance with one embodiment of the present invention.



FIG. 12A illustrates dies 1707 with TSV 650 stacked on the top of a Ser/Des die/substrate 1708 where TSV 780 and RDL 706 is used to connect the contact pad 704 to TSV 780 and die/substrate 1708 is coupled to die/substrate 1700 using solder bumps 782 in accordance with at least one embodiment of the present invention.



FIG. 12B illustrates die/substrate 1708, where wirebond 709 is used to couple the die/substrate contact pad 704 to die/substrate 1700 contact pad 704 in accordance with at least one embodiment of the present invention.





DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS

To create a more compact and space efficient integrated circuit, it is necessary to be able to stack multiple dice on top of each other. Two general methods are possible for interconnecting the stacked dice to each other and for connecting those dice to the pins or solder balls of the 3D chip package. One method is to use wirebond, meaning that to use wires to connect chips to each other or to the pins of the 3D package as shown in FIG. 3 and FIG. 4. The wirebond technique is not very useful for high speed SER/DES due to creation of inductance and capacitance.


Another technique is to use Through Silicon Via (TSV) to connect multiple stacked dice to each other or to the external pins. FIG. 8 shows an example of TSVs (801, 803) of two dice (802, 804) connected to each other. While FIG. 9 shows the contact pads (901) of one die (902) is connected to the TSVs (903) of another die (904) using RDLs (906). FIG. 9 illustrates an interposer (substrate) (905). TSVs has so far been only used for lower speed integrated circuits. This patent extends the TSV technology for usage with high speed SER/DES circuits. Doing so would eliminate the need for wirebond and would create a more compact package with superior electrical and thermal characteristics.


And, finally, to test dice which are stacked on each other, test pads need to be created for each die. The test pads must be located at the extreme periphery or edge of dice. FIG. 10 shows two dice (1001, 1003) are stacked on top of each other, They both have TSVs (1005) and the test pads (1002, 1004) are placed at the edge of these dice.


In order to successfully use TSV for the SER/DES circuits a number of rules have to be followed. This patent provides the techniques for using TSV in high speed SER/DES block of chips that could be used for connecting the SER/DES circuit to external pins.


The first technique is to have the SER/DES blocks that use TSV at one or more peripheries of the die. FIG. 5 is an example of such method in which four SER/DES blocks (501) are used at the four peripheries of the die (503) and the SER/DES blocks are equipped with TSVs (502) that can be used to pass through lower dice and get connected to external pins or other dice.


The second technique is to try to limit the SER/DES blocks that use TSV to one or more peripheries of the die and rotate the upper and lower stacked dice by 90 degrees or have the SER/DES staggered so that the SER/DES blocks of those dice will not block each other. This method makes the TSV creation and routing in the interposer layer much easier.


The third technique is to use a redistribution layer (RDL) or interposer when TSVs of the lower and upper die can't be aligned to each other. Redistribution layer (RDL) is used to route and connect TSV to “contact pad”. The trace routes can be of any shape, angle or material. There could be solder resist on the top of RDL and adhesive such as (BCB), etc. FIG. 6 shows an example in which the TSVs (602, 603, 604 and 605) of 3 stacked dice are aligned to each other and therefore no RDL is required. FIG. 6 illustrates three stacked chips connected to a substrate having a die (601) and an interposer (substrate) (606). While FIG. 7 shows an example, in which the TSVs of the two dice (706, 708) are not aligned to each other and therefore an RDL (707) is required between two dice (706, 708) to route the TSVs. The RDL may contain TSV, blind via, buried via, or any combination of via. The RDL may or may not contain plans, or passive elements such as capacitors. FIG. 8 shows another example of a RDL (806) that is used to connect the via (801) of the top die (802) to the via (803) of the bottom die (804). FIG. 8 illustrates an interposer (substrate) (805).



FIG. 11A is a side view of interposer 707 shown as including a TSV 750, in accordance with one embodiment of the present invention. FIG. 11B is a sideview of interposer 707 shown as including a passive component, such as capacitor 752, in accordance with one embodiment of the present invention. FIG. 11C is a sideview of interposer 707 shown as including solder balls 754 on its top surface, in accordance with one embodiment of the present invention. FIG. 11D is a sideview of interposer 707 shown as including adhesive layer 756 on its top surface, in accordance with one embodiment of the present invention.


The fourth technique is the method for aligning stacked dice. Dice can be aligned using fiducials of any type, such as cross, square, circle, +, −, =, etc, or any text character. Fiducials can be used on the interposer and/or dice for the purpose of alignment. The interposer and dice can have one, two or as many Fiducials, as needed.


The fifth technique is to create (deposit) contact pads on RDL to create a contact point for the other dice TSV. This pad can of any material, size or shape. A circular contact pad (704) is shown in FIG. 7 that resides in the RDL (707). The contact pad (704) is used to connect the TSV of the upper layer dice (708) to the trace (705) on the RDL and subsequently to the TSV of the lower die (702).


The sixth technique is use tear drops for connecting traces on the RDL to TSVs for the purposes of reinforcement and stress reduction. FIG. 7 shows an example of a tear drop (709) on the TSV of the lower die (702).


The seventh technique is mix wirebond and TSV in stacked chips. Wirebond could be used for low speed digital circuits, while TSV could be used for the high speed SER/DES circuits. For example, FIG. 12A shows dies 1707 with TSV 650 stacked on the top of a Ser/Des die/substrate 1708 where TSV 780 and RDL 706 is used to connect the contact pad 704 to TSV 780 and die/substrate 1708 is coupled to die/substrate 1700 using solder bumps 782. In another example, FIG. 12B shows die/substrate 1708, where wirebond 709 is used to couple the die/substrate contact pad 704 to die/substrate 1700 contact pad 704.


The eight technique is to place the test pads for testing a dies that uses TSV at the extreme periphery of the die.


Any variations of the above are also intended to be covered by the application here.

Claims
  • 1. A system comprising: a non-chip substrate, wherein said non-chip substrate is not a die,said non-chip substrate is not an interposer chip,said non-chip substrate comprises only redistribution layer(s) and via(s);one or more interposer chip(s);a die stack, wherein said die stack includes at least: a first die,a second die,a third die,the second die is stacked vertically on top of the first die, andthe third die is stacked horizontally in relation to the first die and/or the second die, andsaid one or more interposer chip(s) is/are stacked on top of said second die and/or said third die, with no said non-chip substrate and/or said interposer chip in between said die stack,one or more Redistribution Layer(s);one or more Through Via(s);one or more Serializer/Deserializer(s);one or more contact pad(s), wherein said one or more contact pad(s) is/are located along at least one edge of the first die;one or more passive component(s); and said first die and/or said second die and/or said third die includes said one or more Through Via(s) and said one or more Serializer/Deserializer(s),said one or more Serializer/Deserializer(s) is/are configured to communicate through said one or more Through Via(s) and/or through said one or more Redistribution Layer(s),said one or more Through Via(s) is/are configured to route and connect to said one or more contact pad(s) on said die stack which is coupled to said substrate, andsaid one or more passive component(s) is/are coupled to said substrate.
  • 2. The system according to claim 1, further comprising: one or more wirebond(s), whereinsaid first die and/or said second die is wirebonded to said substrate and/orsaid one or more contact pad(s).
  • 3. The system according to claim 1, wherein said first die and said second die are stacked where said one or more Redistribution Layer(s) are not stacked between them.
  • 4. The system according to claim 1, wherein at least one die of said plurality of dies has no Through Via(s).
  • 5. The system according to claim 1, wherein said first die and said second die are stacked directly in contact with one another.
  • 6. The system according to claim 1, the system further comprising: one or more memory block(s); andone or more Serializer/Deserializer(s), whereinsaid one or more Serializer/Deserializer(s) comprises of at least a first Serializer/Deserializer(s) and a second Serializer/Deserializer(s), andsaid first die and said second die are stacked directly in contact with one another.
  • 7. The system according to claim 1, wherein only said first die contains said Through Via(s).
  • 8. The system according to claim 1, wherein only said first die and said second die contains said Through Via(s).
  • 9. The system according to claim 1, wherein said substrate does not contain said Through Via(s).
  • 10. The system according to claim 1, wherein only the die stack contains said Through Via(s).
  • 11. The system according to claim 1, wherein only the die stack contains said Through Via(s), andsaid substrate does not contain said Through Via(s).
  • 12. The system according to claim 1, wherein said Through Via(s) pass through only the die stack, andsaid Through Via(s) do not pass through said substrate.
  • 13. The system according to claim 1, wherein at least one of said first die, said second die or said third die does not contain said Through Via(s).
Parent Case Info

This application claims benefit of and is a Divisional of application Ser. No. 16/716,444 filed on Dec. 16, 2019, whereby application Ser. No. 16/716,444 is a Continuation of application Ser. No. 16/355,740 filed on Mar. 16, 2019 (now U.S. Pat. No. 10,522,516), whereby co-pending/allowed application Ser. No. 16/355,740 claims benefit of and is a Continuation of allowed application Ser. No. 13/192,217 filed on Jul. 27, 2011 (now U.S. Pat. No. 10,236,275), whereby allowed application Ser. No. 13/192,217 claims benefit of and is a Continuation of allowed application Ser. No. 12/205,875 filed on Sep. 6, 2008 (now U.S. Pat. No. 8,014,166). The entire contents of each of the above-identified applications are hereby incorporated by reference in their entirety.

US Referenced Citations (63)
Number Name Date Kind
5514907 Moshayedi May 1996 A
5608264 Gaul Mar 1997 A
6414381 Takeda Jul 2002 B1
6617196 Iwaya Sep 2003 B2
6809421 Hayasaka Oct 2004 B1
6875921 Conn Apr 2005 B1
7061785 Miwa Jun 2006 B2
7233061 Conn Jun 2007 B1
7530044 Teig May 2009 B2
7566960 Conn Jul 2009 B1
8201124 Teig Jun 2012 B1
8525355 Takayanagi Sep 2013 B2
9147649 Landau Sep 2015 B2
20010015485 Song Aug 2001 A1
20020027295 Kikuma Mar 2002 A1
20020066956 Taguchi Jun 2002 A1
20020096785 Kimura Jul 2002 A1
20020114135 Akram Aug 2002 A1
20020158318 Chen Oct 2002 A1
20030052409 Matsuo Mar 2003 A1
20030062620 Shibata Apr 2003 A1
20030122240 Lin Jul 2003 A1
20030127719 Chang Jul 2003 A1
20040007771 Shin Jan 2004 A1
20040027869 Miwa Feb 2004 A1
20040089936 Shizuno May 2004 A1
20040140552 Kuroda Jul 2004 A1
20040178502 Ishikawa Sep 2004 A1
20040245617 Damberg Dec 2004 A1
20040262774 Kang Dec 2004 A1
20050023656 Leedy Feb 2005 A1
20050104183 Kuroda May 2005 A1
20060267173 Takiar Nov 2006 A1
20070023886 Hedler Feb 2007 A1
20070085198 Shi Apr 2007 A1
20070152194 Natekar Jul 2007 A1
20070241461 Teig Oct 2007 A1
20070245270 Teig Oct 2007 A1
20070257350 Lee Nov 2007 A1
20080029850 Hedler Feb 2008 A1
20080116584 Sitaram May 2008 A1
20080150157 Nishimura Jun 2008 A1
20080173999 Chung Jul 2008 A1
20080185709 Ishihara Aug 2008 A1
20080224271 Sogawa Sep 2008 A1
20080258259 Osaka Oct 2008 A1
20080315372 Kuan Dec 2008 A1
20090032966 Lee Feb 2009 A1
20090032973 Sasaki Feb 2009 A1
20090039492 Kang Feb 2009 A1
20090039915 Ruckerbauer Feb 2009 A1
20090079065 Furgut Mar 2009 A1
20090085201 Mathew Apr 2009 A1
20090161402 Oh Jun 2009 A1
20090230548 Park Sep 2009 A1
20090243045 Pagaila Oct 2009 A1
20090250822 Chen Oct 2009 A1
20090267194 Chen Oct 2009 A1
20090294899 Pagaila Dec 2009 A1
20090302435 Pagaila Dec 2009 A1
20090302478 Pagaila Dec 2009 A1
20100032820 Bruennert Feb 2010 A1
20100091537 Best Apr 2010 A1
Related Publications (1)
Number Date Country
20210035955 A1 Feb 2021 US
Divisions (1)
Number Date Country
Parent 16716444 Dec 2019 US
Child 17076207 US
Continuations (3)
Number Date Country
Parent 16355740 Mar 2019 US
Child 16716444 US
Parent 13192217 Jul 2011 US
Child 16355740 US
Parent 12205875 Sep 2008 US
Child 13192217 US