The present disclosure relates generally to an integrated circuit and more particularly a bonding pad with dense via array.
A bonding or bumping pad is used for electrical connections, such as wire bonding or flip-chip bumps, etc. In a slot structure with multiple vias/metal pads connected to the bonding pad, each via is connected to a respective metal pad (or metal island). The adhesion between via and metal pad is relatively weak resulting in peeling or cracking at an interface of the via and metal pad during a bonding or bumping process. With increasing bonding/bumping forces, a peeling rate at the via/metal pad interface also increases. Further, the via density is limited in the slot structure.
Reference is now made to the following descriptions taken in conjunction with the accompanying drawings, in which:
The making and using of various embodiments are discussed in detail below. It should be appreciated, however, that the present disclosure provides many applicable inventive concepts that can be embodied in a wide variety of specific contexts. The specific embodiments discussed are merely illustrative of specific ways to make and use, and do not limit the scope of the disclosure.
In addition, the present disclosure may repeat reference numerals and/or letters in the various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments and/or configurations discussed. Moreover, the formation of a feature on, connected to, and/or coupled to another feature in the present disclosure that follows may include embodiments in which the features are formed in direct contact, and may also include embodiments in which additional features may be formed interposing the features, such that the features may not be in direct contact. In addition, spatially relative terms, for example, “lower,” “upper,” “horizontal,” “vertical,” “above,” “below,” “up,” “down,” “top,” “bottom,” etc. as well as derivatives thereof (e.g., “horizontally,” “downwardly,” “upwardly,” etc.) are used for ease of the present disclosure of one features relationship to another feature. The spatially relative terms are intended to cover different orientations of the device including the features.
The first conductive island 107, the first via array 110, and the second conductive island 113 are electrically connected to the bonding pad 122. The dielectric layer 108 can comprise multiple dielectric layers, e.g., second and third dielectric layers 108a, 108b (as depicted in
The substrate 102 comprises silicon, intermetal dielectric (IMD), low-k dielectric, or any other suitable material in some embodiments. The first conductive island 107 and the second conductive island 113 comprise conductive metal such as Cu, Cu alloy, W, Au, Al, or any other suitable material and barrier metal such as Ta, Ti, TaN, TiN, or any other suitable material in some embodiments. The barrier metal prevents the conductive metal diffusion into neighboring portions of the dielectric layer 104, 108 and/or the substrate 102.
The dielectric layers 104 and 108 comprise SiO2, low-k dielectric, SiC, SiN, SiOC, TEOS, or any combination thereof in some embodiments. The first via array 110 comprises conductive metal such as Cu, W, or any other suitable material, and barrier metal such as TiN, TaN, or any other suitable material to prevent the conductive metal diffusion to neighboring dielectric layer and/or substrate. The passivation layer 120 comprises SiC, TEOS, hard black diamond (HBD), SiN, or any other suitable material in some embodiments.
Because the first conductive island 107 or the second conductive island 113 is not slotted (i.e., individually divided) but a single solid (i.e., continuous) part, the first via array 110 can be more densely populated. Thus, the via density is increased and the ratio of via area over the first or second conductive island 107, 113 area can range from 10% to 99% in some embodiments. From the increased via density, the adhesion between the first via array 110 and the first conductive island 107, the second conductive island 113, and the bonding pad 122 is stronger, thus reducing the peeling rate at the via interface.
Also, the contact resistance between the first via array 110 and the first conductive island 107, the second conductive island 113, and the bonding pad 122 is reduced. The vias in the first via array 110 are distributed in any form or shape and do not have to be uniformly distributed. The first via array 110 can be partially dense in a certain portion of the first conductive island 107 area, for example.
The dielectric layer 114 can comprise multiple dielectric layers, e.g., a fourth and a fifth dielectric layer, each having a thickness corresponding to the second via array 116 and the second conductive island 118. The bonding pad 122 is disposed over the third conductive island 118 and connected to the third conductive island 118 and the second via array 116, which is in turn connected to the second conductive island 113, the first via array 110, and the first conductive island 107. The second via array 116 is connected to no other conductive island in the dielectric layer 108 except the second conductive island 113 and no other conductive island in the dielectric layer 114 is connected to the second via array 116 except the third conductive island 118 in some embodiments.
The third conductive island 118 comprises conductive metal such as Cu, Cu alloy, W, Au, Al, or any other suitable material and barrier metal such as Ta, Ti, TaN, TiN, or any other suitable material in some embodiments. The barrier metal prevents the conductive metal diffusion into neighboring dielectric layer and/or substrate. The dielectric layer 114 comprises SiO2, low-k dielectric, SiC, SiN, SiOC, TEOS, or any combination thereof in some embodiments. The second via array 116 comprises conductive metal such as Cu, W, or any other suitable material, and barrier metal such as TiN, TaN, or any other suitable material to prevent the conductive metal diffusion to neighboring portions of the dielectric layer 114 or the substrate 102.
In
In
In
In
In
In
In
In
In
In
An aspect of this description relates to a bonding pad structure that comprises a first dielectric layer, a first conductive island in a second dielectric layer over the first dielectric layer and a via array having a plurality of vias in a third dielectric layer over the first conductive island. The structure also comprises a plurality of second conductive islands in a fourth dielectric layer over the via array. The second conductive islands of the plurality of second conductive islands are each separated from one another by a dielectric material of the fourth dielectric layer and in contact with at least one via of the via array. The structure further comprises a substrate over the plurality of second conductive islands. The substrate has an opening defined therein that exposes at least one second conductive island of the plurality of second conductive islands. The structure additionally comprises a bonding pad over the substrate. The bonding pad is in contact with the at least one second conductive island of the plurality of second conductive islands through the opening in the substrate.
Another aspect of this description relates to a bonding pad structure that comprises a substrate and a first conductive island in a first dielectric layer over the substrate. The first conductive island comprises a barrier layer and a conductive material. The structure also comprises a via array having a plurality of vias in a second dielectric layer over the first conductive island. The structure further comprises a plurality of second conductive islands in a third dielectric layer over the via array. Each second conductive island of the plurality of second conductive islands is separated from other second conductive islands of the plurality of second conductive islands by a dielectric material of the third dielectric layer and in contact with at least one via of the via array. The structure additionally comprises a bonding pad over the plurality of second conductive islands. At least one second conductive island of the plurality of second conductive islands is in contact with the bonding pad.
A further aspect of this description relates to a bonding pad structure that comprises a substrate and a first conductive island in a first dielectric layer over the substrate. The first conductive island comprises a barrier layer and a conductive material. The structure also comprises a via array having a plurality of vias in a second dielectric layer over the first conductive island. The structure further comprises a plurality of second conductive islands in a third dielectric layer over the via array. Each second conductive island of the plurality of second conductive islands is separated from other second conductive islands of the plurality of second conductive islands by a dielectric material of the third dielectric layer and in contact with at least one via of the via array. The structure additionally comprises a bonding pad over the plurality of second conductive islands. At least one second conductive island of the plurality of second conductive islands is in contact with the bonding pad.
A skilled person in the art will appreciate that there can be many embodiment variations of this disclosure. Although the embodiments and their features have been described in detail, it should be understood that various changes, substitutions and alterations can be made herein without departing from the spirit and scope of the embodiments. Moreover, the scope of the present application is not intended to be limited to the particular embodiments of the process, machine, manufacture, and composition of matter, means, methods and steps described in the specification. As one of ordinary skill in the art will readily appreciate from the disclosed embodiments, processes, machines, manufacture, compositions of matter, means, methods, or steps, presently existing or later to be developed, that perform substantially the same function or achieve substantially the same result as the corresponding embodiments described herein may be utilized according to the present disclosure.
The above method embodiment shows exemplary steps, but they are not necessarily required to be performed in the order shown. Steps may be added, replaced, changed order, and/or eliminated as appropriate, in accordance with the spirit and scope of embodiment of the disclosure. Embodiments that combine different claims and/or different embodiments are within the scope of the disclosure and will be apparent to those skilled in the art after reviewing this disclosure.
The present application is a continuation of U.S. application Ser. No. 13/435,702, filed Mar. 30, 2012, which is incorporated herein by reference in its entirety.
Number | Name | Date | Kind |
---|---|---|---|
6444295 | Peng et al. | Sep 2002 | B1 |
6455943 | Sheu et al. | Sep 2002 | B1 |
6897570 | Nakajima et al. | May 2005 | B2 |
7084509 | Egitto et al. | Aug 2006 | B2 |
7397125 | Oda | Jul 2008 | B2 |
7642653 | Kuzuhara et al. | Jan 2010 | B2 |
8310056 | Oda et al. | Nov 2012 | B2 |
8736067 | Hirano et al. | May 2014 | B2 |
8896124 | Li et al. | Nov 2014 | B2 |
20020006717 | Yamaha | Jan 2002 | A1 |
20030020163 | Hung et al. | Jan 2003 | A1 |
20040150112 | Oda | Aug 2004 | A1 |
20050023692 | Matsunaga | Feb 2005 | A1 |
20050067707 | Hashimoto et al. | Mar 2005 | A1 |
20060006547 | Matsunaga | Jan 2006 | A1 |
20060103031 | Wu | May 2006 | A1 |
20060289997 | Tomita | Dec 2006 | A1 |
20080105947 | Kuzuhara et al. | May 2008 | A1 |
20080246152 | Liu et al. | Oct 2008 | A1 |
20100263913 | Daubenspeck et al. | Oct 2010 | A1 |
20130277860 | Weng | Oct 2013 | A1 |
Entry |
---|
Office Action dated Aug. 11, 2014 from corresponding No. TW 101148606. |
Number | Date | Country | |
---|---|---|---|
20150214165 A1 | Jul 2015 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 13435702 | Mar 2012 | US |
Child | 14683204 | US |