Claims
- 1. An assembly process for manufacturing chip scale packages, comprising the steps of:providing a perforated substrate; attaching to said perforated substrate a plurality of semiconductor dies; providing an electrically insulative covering over said plurality of semiconductor dies to form a sealed structure including said insulative covering and perforated substrate, said seal structure enclosing said semiconductor dies; and singulating said sealed structure into said chip scale packages, such that each chip scale package includes one of said semiconductor dies.
- 2. An assembly process as in claim 1, wherein said perforated substrate is provided a conductive pattern thereon, said assembly process further comprising the step of electrically connecting terminals on said semiconductor dies to said conductive pattern.
- 3. An assembly process as in claim 2, wherein said step of electrically connecting terminals on said semiconductor dies comprises the step of wire bonding.
- 4. An assembly process as in claim 2, further comprising the step of providing preformed vias in said perforated substrate, wherein said step of electrically connecting terminals on said semiconductor dies includes the step of connecting said terminals to said preformed vias.
- 5. An assembly process as in claim 2, further comprising, prior to said singulation step, the step of providing a plurality of external terminals, said step of providing external terminals electrically connecting said conductive patterns to external terminals.
- 6. An assembly process as in claim 5, wherein said step of providing external terminals comprises the step of attaching solder balls.
- 7. An assembly process as in claim 1, further comprising the step of electrically testing each of said semiconductor dies prior to said step of singulating.
- 8. An assembly process as in claim 1 further comprising, after said step of singulating, the step of attaching said chip scale packages to a tape.
- 9. An assembly process as in claim 1, wherein said step of singulating uses a diamond saw to cut through said sealed structure.
- 10. An assembly process as in claim 1, wherein said step of providing an electrically insulative covering includes the step of applying a coating over said semiconductor dies.
- 11. An assembly process as in claim 1, wherein said step of providing an electrically insulative covering includes the step of plastic encapsulation of said semiconductor dies using a transfer molding method.
- 12. An assembly process as in claim 1, wherein said step of providing an electrically insulative covering includes the step of plastic encapsulation of said semiconductor dies using a liquid encapsulant.
- 13. An assembly process as in claim 1, wherein said step of providing an electrically insulative covering includes the step of providing a ceramic cap over said perforated substrate using a glass seal.
CROSS REFERENCE TO RELATED APPLICATION
The present application is a continuation-in-part application of a U.S. patent application (“Parent Application”), Ser. No. 08/649,395, filed May 17, 1996, entitled “LOW COST BALL GRID ARRAY DEVICE AND METHOD OF MANUFACTURE THEREOF,” by S. Lee et al., assigned to National Semiconductor Corporation, which is also the assignee of the present application. The Parent Application is hereby incorporated by reference in its entirety and is now U.S. Pat. No. 5,783,866.
US Referenced Citations (8)
Foreign Referenced Citations (6)
Number |
Date |
Country |
248 907 |
Aug 1987 |
DE |
36 19 636 |
Dec 1987 |
DE |
196 22 650 |
Dec 1996 |
DE |
55-107239 |
Aug 1980 |
JP |
5-144995 |
Nov 1993 |
JP |
WO 9613056 |
May 1996 |
WO |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
08/649395 |
May 1996 |
US |
Child |
09/387170 |
|
US |