The present disclosure is directed generally to microelectronic die packages, and more particularly to stacked microelectronic dies having through-die or through-layer interconnects.
Packaged microelectronic assemblies, such as memory chips and microprocessor chips, typically include a microelectronic die mounted to a substrate and encased in a plastic protective covering. The die includes functional features, such as memory cells, processor circuits, and interconnecting circuitry. The die also typically includes bond pads electrically coupled to the functional features. The bond pads are electrically connected to pins or other types of terminals that extend outside the protective covering for connecting the die to busses, circuits, or other microelectronic assemblies. In one conventional arrangement, the die is mounted (face down) to a supporting substrate (e.g., a printed circuit board), and the die bond pads are electrically coupled to corresponding bond pads of the substrate with metal bumps (e.g., solder balls or other suitable connections). After encapsulation, a ball-grid array on the backside of the substrate or other arrays of additional metal bumps can electrically connect the substrate to one or more external devices. Accordingly, the substrate supports the die and electrically connects the die to the external devices.
Die manufacturers have come under increasing pressure to reduce the volume occupied by the dies and yet increase the capacity of the resulting encapsulated assemblies. To meet these demands, die manufacturers often stack multiple dies on top of each other to increase the capacity or performance of the device within the limited surface area on the circuit board or other element to which the dies are mounted.
Various embodiments of pass-through 3D interconnects, such as through-die or through-silicon vias, and microelectronic dies and/or systems of dies that include such interconnects are described below. The term “interconnect” may encompass various types of conductive structures that extend at least partially through a substrate of a microelectronic die and electrically couple together conductive contacts located at opposing ends of the interconnect. The term “substrate” may encompass any of a variety of conductive and/or nonconductive layers (e.g., metallic, semi-conductive, and/or dielectric materials) that are situated upon and/or within one another. Such substrates can include any of a myriad of electrical devices (e.g., transistors, resistors, capacitors, etc.) or systems of such devices (e.g., an integrated circuit, a memory, a processor, etc.) formed in the conductive and/or nonconductive layers of an individual substrate. Other embodiments of pass-through interconnects, substrates, and microelectronic dies and/or systems of dies that include such interconnects and substrates, in addition to or in lieu of the embodiments described in this section, may have several additional features or may not include many of the features shown and described below with reference to
The second die 102 can have a second substrate 110b with second contact pads 112b and a front side structure 180 having front side contacts 184 arranged in the pattern of the interconnects 120 of the first die 101. The second die 102 can also optionally include a second integrated circuit 130b electrically coupled to the second substrate pads 112b. The second substrate 110b can also be a silicon substrate or another suitable semiconductor substrate, and the second integrated circuit 130b is also shown schematically and can be within a large portion of the second substrate 110b. In many embodiments, metal bonds 166 can electrically coupled the front side contacts 184 of the second die 102 to corresponding interconnects 120 of the first die 101. In other embodiments, electrical connectors, such as solder balls, can be used in lieu of the metal bonds 166.
Referring to
Referring to
Unlike the first die 101, however, the second ESD devices 151b are not electrically isolated from an integrated circuit. The second ESD devices 151b can remain electrically coupled to the other components of the second integrated circuit 130b, and the second ESD devices 151b can also be electrically coupled to the first integrated circuit 130a via a conductive path that includes an individual contact 184, a conductive layer 185, an individual metal bond 166, and an individual interconnect 120. In other embodiments, the second ESD devices 151b can be separate components in the second die 102 that are not electrically coupled to the second integrated circuit 130b.
In general, the ESD systems 150a-b are configured to protect an integrated circuit from an ESD event. An ESD event typically involves the transfer of energy between an integrated circuit and another body that is at a different electrical potential than the integrated circuit. For example, during the manufacturing of the second die 102, an equipment operator can inadvertently touch and transfer an electrostatic potential to one of the substrate pads 112b. Without the protection of the second ESD system 150b, the transferred electrostatic potential can deliver a large electrical charge that could damage charge-sensitive portions of the second integrated circuit 130b. Even without making physical contact with a substrate pad, ESD events can also be caused by ionized ambient discharges (e.g., sparks) between a substrate pad and other charged bodies brought into close proximity with the substrate pad.
Embodiments of the ESD systems 150a-b can include circuit elements that divert potentially damaging charges away from a corresponding integrated circuit and/or charge-sensitive portions of the integrated circuit. In many embodiments, individual ESD devices include one or more diodes, metal-oxide-silicon (MOS) devices, and/or silicon-controlled rectifiers (SCRs) that are electrically coupled with a corresponding integrated circuit. In the specific embodiments of
In contrast to the system 100, conventional dies in stacked packages typically have an ESD device dedicated to each connection between a substrate pad and an integrated circuit. The ESD devices at one level of the conventional die stack are coupled to the ESD devices at another level of the conventional die stack. This creates multiple levels of ESD devices interconnected with one another. In general, a large number of ESD devices are redundant, and a single ESD device for each group of interconnected substrate pads is sufficient for protecting integrated circuits at all levels of the die stack. Removing or disabling ESD devices from only some of these dies and not others would require that the dies have a different configuration of integrated circuitry. This would accordingly require die manufacturers to fabricate separate workpieces to create the different integrated circuits. Thus, package manufacturers typically do not selectively disable or remove ESD devices. Unfortunately, as the performance of devices increases, die packages with redundant ESD devices can impair performance because the components of ESD devices typically introduce a signal delay, and intercoupling multiple ESD devices can exacerbate the signal delay. Embodiments of the system 100, however, overcome the tradeoff between overall performance and manufacturing costs. In many embodiments, electrical connections with ESD devices can be disabled at little or no additional cost such that the system 100 does not employ redundant ESD devices. In several embodiments, the ESD devices can be selectively disable in the normal process of fabrication interconnects by forming selected interconnects through one or more metal layers, traces, and/or vias that complete the temporary conductive path between an ESD device and an integrated circuit. This process not only forms the interconnect but also removes conductive material to disconnect or otherwise disable the ESD device at the same time. In additional embodiments, electrical isolation can also be provided by a dielectric layer that separates the interconnect from the substrate.
Embodiments of the system 100 can also include a dielectric casing 198 encapsulating the first and second dies 101 and 102 and an interposer substrate 190 carrying the first and second dies 101 and 102. The interposer substrate 190, for example, can be a printed circuit board or other substrate that includes die bond pads 192 and package bond pads 194 electrically coupled to the die bond pads 192 through the interposer substrate 190. In several embodiments, individual bump bonds 196 or other electrical connectors are aligned with and attached to individual RDL contacts 144 of the first die 101 and individual die bond pads 192 of the interposer substrate 190. Accordingly, individual package bond pads 194 can provide an electrical coupling to the first integrated circuit 130a of the first die 101, the second integrated circuit 130b, and the second ESD devices 151b of the second die 102.
In many embodiments, the first metal layer 211, the second metal layer 213, the first vias 215, and the second via 217 are formed during a back end of the line (BEOL) process. For example, the first and second metal layers 211 and 213 can include aluminum, copper, or another metal that has been formed above semiconductor devices (not shown) of the integrated circuit. This metal can be patterned to define electrical connections of the integrated circuit and can include passivation layers (not shown) that separate individual levels of metal from one another. The first and second vias 215 and 217 can also be formed in a BEOL process and can include a metallic material (e.g., copper or tungsten). The vias 215 and 217 can extend through individual passivation layers to provide the electrical couplings between (a) the first and second metal layers 211 and 213 and (b) the first metal layer 211 and the first substrate pads 112b. In additional or alternative embodiments, other arrangements of vias or interconnect structures can be used to interconnect metal layers and substrate pads. For example, two or more vias can couple the first metal layer 211 to the substrate pad 144 and/or a single via can couple the first metal layer 211 to the second metal layer 213. Further, the number of vias and interconnect structures can also be based on the magnitude of a typical electrical current carried by the first metal layer 211 and/or the second metal layer 213.
Alternative manufacturing techniques can be employed in other examples of fabricating a workpiece. For example,
Embodiments of workpieces and stacked systems can also employ interconnects for electrically isolating integrated circuits and other types of circuit components, in addition to or in lieu of ESD devices. For example,
Any one of the microelectronic dies having ESD devices with disabled electrical connections described above with reference to
From the foregoing, it will be appreciated that specific embodiments have been described herein for purposes of illustration, but well-known structures and functions have not been shown or described in detail to avoid unnecessarily obscuring the description of the embodiments. Where the context permits, singular or plural terms may also include the plural or singular term, respectively. Moreover, unless the word “or” is expressly limited to mean only a single item exclusive from the other items in reference to a list of two or more items, then the use of “or” in such a list is to be interpreted as including (a) any single item in the list, (b) all of the items in the list, or (c) any combination of the items in the list. Additionally, the term “comprising” is used throughout to mean including at least the recited feature(s) such that any greater number of the same feature or additional types of other features are not precluded.
It will also be appreciated that specific embodiments have been described herein for purposes of illustration but that various modifications may be made within the claimed subject matter. For example, in addition to or in lieu of the redistribution layers, embodiments of the stacked system 100 can employ other types of intra-die electrical couplings between dies or between a die and an interposer substrate. In addition, the described methods of disabling electrical connections to ESD devices can include various modifications. Referring to
Number | Name | Date | Kind |
---|---|---|---|
5145099 | Wood et al. | Sep 1992 | A |
5233448 | Wu et al. | Aug 1993 | A |
5654221 | Cronin et al. | Aug 1997 | A |
5776824 | Farnworth et al. | Jul 1998 | A |
5821532 | Beaman et al. | Oct 1998 | A |
5851845 | Wood et al. | Dec 1998 | A |
6008070 | Farnworth | Dec 1999 | A |
6097087 | Farnworth et al. | Aug 2000 | A |
6103547 | Corisis et al. | Aug 2000 | A |
6114240 | Akram et al. | Sep 2000 | A |
6124634 | Akram et al. | Sep 2000 | A |
6133622 | Corisis et al. | Oct 2000 | A |
6159764 | Kinsman et al. | Dec 2000 | A |
6184465 | Corisis | Feb 2001 | B1 |
6222270 | Lee et al. | Apr 2001 | B1 |
6228687 | Akram et al. | May 2001 | B1 |
6229202 | Corisis | May 2001 | B1 |
6246108 | Corisis et al. | Jun 2001 | B1 |
6271580 | Corisis | Aug 2001 | B1 |
6291894 | Farnworth et al. | Sep 2001 | B1 |
6294837 | Akram et al. | Sep 2001 | B1 |
6326697 | Farnworth | Dec 2001 | B1 |
6576531 | Peng et al. | Jun 2003 | B2 |
6582992 | Poo et al. | Jun 2003 | B2 |
6620731 | Farnworth et al. | Sep 2003 | B1 |
6774486 | Kinsman | Aug 2004 | B2 |
6797616 | Kinsman | Sep 2004 | B2 |
6809025 | Sandhu et al. | Oct 2004 | B2 |
6828175 | Wood et al. | Dec 2004 | B2 |
6858891 | Farnworth et al. | Feb 2005 | B2 |
6885107 | Kinsman | Apr 2005 | B2 |
6903442 | Wood et al. | Jun 2005 | B2 |
6903443 | Farnworth et al. | Jun 2005 | B2 |
6913952 | Moxham et al. | Jul 2005 | B2 |
6946325 | Yean et al. | Sep 2005 | B2 |
7023090 | Huang et al. | Apr 2006 | B2 |
7037836 | Lee | May 2006 | B2 |
7083425 | Chong et al. | Aug 2006 | B2 |
7084073 | Lee et al. | Aug 2006 | B2 |
7091124 | Rigg et al. | Aug 2006 | B2 |
7109068 | Akram et al. | Sep 2006 | B2 |
7164565 | Takeda | Jan 2007 | B2 |
7183653 | Myers et al. | Feb 2007 | B2 |
7190061 | Lee et al. | Mar 2007 | B2 |
7199050 | Hiatt | Apr 2007 | B2 |
7217596 | Cobbley et al. | May 2007 | B2 |
7217888 | Sunohara et al. | May 2007 | B2 |
7232754 | Kirby et al. | Jun 2007 | B2 |
7262134 | Kirby et al. | Aug 2007 | B2 |
7265052 | Sinha | Sep 2007 | B2 |
7271482 | Kirby | Sep 2007 | B2 |
7300857 | Akram et al. | Nov 2007 | B2 |
20010000013 | Lin | Mar 2001 | A1 |
20020130390 | Ker et al. | Sep 2002 | A1 |
20030199119 | Lin | Oct 2003 | A1 |
20030216023 | Wark et al. | Nov 2003 | A1 |
20040041261 | Kinsman | Mar 2004 | A1 |
20040043607 | Farnworth et al. | Mar 2004 | A1 |
20040178491 | Akram et al. | Sep 2004 | A1 |
20040198033 | Lee et al. | Oct 2004 | A1 |
20050046002 | Lee et al. | Mar 2005 | A1 |
20050069782 | Elenius et al. | Mar 2005 | A1 |
20050104228 | Rigg et al. | May 2005 | A1 |
20050110095 | Shih et al. | May 2005 | A1 |
20050110889 | Tuttle et al. | May 2005 | A1 |
20050127478 | Hiatt et al. | Jun 2005 | A1 |
20050150683 | Farnworth et al. | Jul 2005 | A1 |
20050164500 | Lindgren | Jul 2005 | A1 |
20050184219 | Kirby | Aug 2005 | A1 |
20050208766 | Kirby et al. | Sep 2005 | A1 |
20050227382 | Hui | Oct 2005 | A1 |
20050231626 | Tuttle et al. | Oct 2005 | A1 |
20050236708 | Farnworth et al. | Oct 2005 | A1 |
20050247894 | Watkins et al. | Nov 2005 | A1 |
20050253213 | Jiang et al. | Nov 2005 | A1 |
20050254133 | Akram et al. | Nov 2005 | A1 |
20050275048 | Farnworth et al. | Dec 2005 | A1 |
20050275049 | Kirby et al. | Dec 2005 | A1 |
20050275051 | Farnworth et al. | Dec 2005 | A1 |
20050275750 | Akram et al. | Dec 2005 | A1 |
20050285154 | Akram et al. | Dec 2005 | A1 |
20060011809 | Farnworth et al. | Jan 2006 | A1 |
20060014313 | Hall et al. | Jan 2006 | A1 |
20060023107 | Bolken et al. | Feb 2006 | A1 |
20060024856 | Derderian et al. | Feb 2006 | A1 |
20060035402 | Street et al. | Feb 2006 | A1 |
20060035415 | Wood et al. | Feb 2006 | A1 |
20060038183 | Oliver | Feb 2006 | A1 |
20060040421 | Farnworth et al. | Feb 2006 | A1 |
20060040428 | Johnson | Feb 2006 | A1 |
20060042952 | Oliver et al. | Mar 2006 | A1 |
20060043262 | Akram | Mar 2006 | A1 |
20060043509 | Watkins et al. | Mar 2006 | A1 |
20060043512 | Oliver et al. | Mar 2006 | A1 |
20060043535 | Hiatt | Mar 2006 | A1 |
20060043569 | Benson et al. | Mar 2006 | A1 |
20060044433 | Akram | Mar 2006 | A1 |
20060046332 | Derderian et al. | Mar 2006 | A1 |
20060046438 | Kirby | Mar 2006 | A1 |
20060046468 | Akram et al. | Mar 2006 | A1 |
20060046471 | Kirby et al. | Mar 2006 | A1 |
20060148250 | Kirby | Jul 2006 | A1 |
20060151880 | Tang et al. | Jul 2006 | A1 |
20060154153 | Chiang et al. | Jul 2006 | A1 |
20060177959 | Boettiger et al. | Aug 2006 | A1 |
20060177999 | Hembree et al. | Aug 2006 | A1 |
20060180941 | Kirby et al. | Aug 2006 | A1 |
20060186097 | Watkins et al. | Aug 2006 | A1 |
20060186492 | Boettiger et al. | Aug 2006 | A1 |
20060191882 | Watkins et al. | Aug 2006 | A1 |
20060199363 | Kirby et al. | Sep 2006 | A1 |
20060208360 | Yiu et al. | Sep 2006 | A1 |
20060216862 | Rigg et al. | Sep 2006 | A1 |
20060264041 | Rigg et al. | Nov 2006 | A1 |
20060270108 | Farnworth et al. | Nov 2006 | A1 |
20060289968 | Sulfridge | Dec 2006 | A1 |
20060290001 | Sulfridge | Dec 2006 | A1 |
20060292877 | Lake | Dec 2006 | A1 |
20070004079 | Geefay et al. | Jan 2007 | A1 |
20070032061 | Farnworth et al. | Feb 2007 | A1 |
20070045388 | Farnworth et al. | Mar 2007 | A1 |
20070045515 | Farnworth et al. | Mar 2007 | A1 |
20070045632 | Oliver et al. | Mar 2007 | A1 |
20070045779 | Hiatt | Mar 2007 | A1 |
20070045812 | Heng | Mar 2007 | A1 |
20070045826 | Lee et al. | Mar 2007 | A1 |
20070045834 | Chong et al. | Mar 2007 | A1 |
20070048896 | Andry et al. | Mar 2007 | A1 |
20070048994 | Tuttle | Mar 2007 | A1 |
20070049016 | Hiatt et al. | Mar 2007 | A1 |
20070057028 | Lake et al. | Mar 2007 | A1 |
20070077753 | Iwatake et al. | Apr 2007 | A1 |
20070126091 | Wood et al. | Jun 2007 | A1 |
20070152342 | Tsao et al. | Jul 2007 | A1 |
20070158853 | Sinha | Jul 2007 | A1 |
20070166991 | Sinha | Jul 2007 | A1 |
20070170574 | Lauxtermann et al. | Jul 2007 | A1 |
20070178694 | Hiatt | Aug 2007 | A1 |
20070190803 | Singh et al. | Aug 2007 | A1 |
20070197013 | Trezza | Aug 2007 | A1 |
20070202617 | Hembree | Aug 2007 | A1 |
20070222050 | Lee et al. | Sep 2007 | A1 |
20070222054 | Hembree | Sep 2007 | A1 |
20070262424 | Hiatt | Nov 2007 | A1 |
20080050904 | Lake | Feb 2008 | A1 |
20080050911 | Borthakur | Feb 2008 | A1 |
20080054444 | Tuttle | Mar 2008 | A1 |
20080057620 | Pratt | Mar 2008 | A1 |
20080081398 | Lee et al. | Apr 2008 | A1 |
20080150089 | Kwon et al. | Jun 2008 | A1 |
20090007934 | Hutto | Jan 2009 | A1 |
20090014859 | Jeung et al. | Jan 2009 | A1 |
20090057912 | Kheng | Mar 2009 | A1 |
20090146312 | Sulfridge | Jun 2009 | A1 |
20090166846 | Pratt et al. | Jul 2009 | A1 |
20090315154 | Kirby et al. | Dec 2009 | A1 |
20090321947 | Pratt | Dec 2009 | A1 |
20100096759 | Kirby et al. | Apr 2010 | A1 |
Number | Date | Country |
---|---|---|
2002-0022122 | Mar 2002 | KR |
2005036940 | Apr 2005 | WO |
2006053036 | May 2006 | WO |
Number | Date | Country | |
---|---|---|---|
20090283898 A1 | Nov 2009 | US |