Claims
- 1. A three-dimensional (3-D) vertically stacked wafer structure, comprising:
a first wafer including an active layer to support one or more integrated circuit (IC) devices; a second wafer including an active layer to support one or more integrated circuit (IC) devices; metallic lines deposited on opposing surfaces of the first and second wafers at designated areas to establish metal bonding between the first and second wafers in a stack and electrical connections between active IC devices on the first and second wafers in the stack; and one or more interwafer vias formed within the first wafer, to provide electrical connections between active IC devices on the first and second wafers in the stack and an external interconnect, wherein each of the interwafer vias comprises:
a contact plug in contact with selected metallic lines of the top wafer; an etch stop layer deposited on the contact plug; an oxide layer deposited to insulate a sidewall of the via; and a barrier layer and a conduction metal deposited in the via to provide electrical connection between active IC devices on the first and second wafers in the stack and an external interconnect.
- 2. The three-dimensional (3-D) vertically stacked wafer structure as claimed in claim 1, wherein the metallic lines include copper (Cu) lines deposited on opposing surfaces of the first and second wafers to serve as electrical contacts between active IC devices on the first and second wafers.
- 3. The three-dimensional (3-D) vertically stacked wafer structure as claimed in claim 1, wherein the contact plug is comprised of tungsten (W).
- 4. The three-dimensional (3-D) vertically stacked wafer structure as claimed in claim 1, wherein the etch stop layer is comprised of nickel silicide (NiSi).
- 5. The three-dimensional (3-D) vertically stacked wafer structure as claimed in claim 1, wherein the conduction metal deposited in the interwafer vias is copper (Cu).
- 6. The three-dimensional (3-D) vertically stacked wafer structure as claimed in claim 1, wherein each of the interwafer vias is formed by:
selectively etching through the top wafer until stopped by an etch stop layer; depositing the oxide layer to insulate a sidewall of the interwafer via; depositing a barrier layer on the oxide layer and on the bottom of the interwafer via; and filling the interwafer via with the conduction metal to provide electrical connections between active IC devices on the first and second wafers in the stack and an external interconnect.
- 7. A vertically stacked wafer structure, comprising:
a first wafer including an active layer to support one or more integrated circuit (IC) devices; a second wafer including an active layer to support one or more integrated circuit (IC) devices; metallic lines deposited on opposing surfaces of the first and second wafers at designated areas to establish metal bonding between the first and second wafers in a stack and electrical connections between active IC devices on the first and second wafers in the stack; and one or more interwafer vias formed within the first wafer, to provide electrical connections between active IC devices on the first and second wafers in the stack and an external interconnect, wherein each interwafer via comprises:
an etch stop layer comprised of nickel silicide (NiSi) at a bottom of the interwafer via; an oxide layer to insulate a sidewall of the interwafer via; a barrier layer deposited on the oxide layer and on the bottom of the interwafer via; and a conduction metal filled in the interwafer via, to provide electrical connections between active IC devices on the first and second wafers in the stack and the external interconnect.
- 8. The vertically stacked wafer structure as claimed in claim 7, wherein the metallic lines include copper (Cu) lines deposited on opposing surfaces of the first and second wafers to serve as electrical contacts between active IC devices on the first and second wafers.
- 9. The vertically stacked wafer structure as claimed in claim 7, wherein the conduction metal deposited in the interwafer vias is copper (Cu).
- 10. The vertically stacked wafer structure as claimed in claim 7, wherein the etch stop layer comprised of nickel suicide (NiSi) is formed or deposited in designated areas along with a contact plug before the metallic lines are selectively deposited on the top wafer.
- 11. A via in a three-dimensional (3-D) wafer structure having vertically stacked wafers and a contact plug extending from selected metallic lines of a top wafer, the 3-D wafer structure comprising:
an etch stop layer comprised of nickel silicide (NiSi) formed at a bottom of the via; an oxide layer deposited on the etch stop layer, to insulate a sidewall of the via; a barrier layer deposited on the oxide layer and on the bottom of the via; and a conduction metal filled in the via, to provide electrical connections between active IC devices on the vertically stacked wafers and an external interconnect.
- 12. The via as claimed in claim 11, wherein each of the vertically stacked wafers contains an active layer supporting one or more active IC devices.
- 13. The via as claimed in claim 11, wherein the vertically stacked wafers are bonded via respective metallic lines which serve as electrical contacts between active IC devices on the vertically stacked wafers.
- 14. The via as claimed in claim 11, wherein the etch stop layer is formed or deposited on designated areas along with a contact plug before the metallic lines are selectively deposited on the top wafer.
- 15. The via as claimed in claim 11, wherein the selected metallic lines are copper (Cu) lines deposited to serve as electrical contacts between active IC devices on the vertically stacked wafers.
- 16. The via as claimed in claim 11, wherein the contact plug is comprised of tungsten (W).
- 17. The via as claimed in claim 11, wherein the conduction metal deposited in the Si via is copper (Cu).
CROSS-REFERENCE TO RELATED APPLICATION
[0001] This application is a divisional of application Ser. No. 10/077,822, filed Feb. 20, 2002, the contents of which are incorporated herein by reference in their entirety.
Divisions (1)
|
Number |
Date |
Country |
Parent |
10077822 |
Feb 2002 |
US |
Child |
10443831 |
May 2003 |
US |