Field effect transistor with narrow bandgap source and drain regions and method of fabrication

Information

  • Patent Grant
  • 9614083
  • Patent Number
    9,614,083
  • Date Filed
    Friday, June 10, 2016
    8 years ago
  • Date Issued
    Tuesday, April 4, 2017
    7 years ago
Abstract
A transistor having a narrow bandgap semiconductor source/drain region is described. The transistor includes a gate electrode formed on a gate dielectric layer formed on a silicon layer. A pair of source/drain regions are formed on opposite sides of the gate electrode wherein said pair of source/drain regions comprise a narrow bandgap semiconductor film formed in the silicon layer on opposite sides of the gate electrode.
Description
BACKGROUND OF THE INVENTION

1. Field of the Invention


The present invention relates to the field of field effect transistors and more particularly to a field effect transistor having a pair of source/drain regions formed from a narrow bandgap semiconductor film and its method of fabrication.


2. Discussion of Related Art


Integrated circuits, such as microprocessors, digital signal processors, and memory devices are made up of literally millions of transistors coupled together into functional circuits. An example of a conventional metal oxide semiconductor field effect transistor (MOSFET) 100 is illustrated in FIG. 1. Transistor 100 includes a gate electrode 102 formed on a gate dielectric layer 104 which in turn is formed on a monocrystalline silicon substrate. A pair of sidewall spacers 108 are then formed along laterally opposite sidewalls of the gate electrode 102. A pair of source/drain regions 110 are then formed along opposite sides of the gate electrode 102 as shown in FIG. 1. The source and drain regions comprise heavily doped portions of the silicon substrate 106. Typically, a silicide layer 112, such as titanium silicide or nickel silicide, is used to couple contacts 120 formed in a interlayer dielectric 140 to the source and drain regions 110. Silicide regions 112 are generally formed by alloying a metal, such as titanium, nickel or cobalt with the silicon substrate 106 to form the metal silicide. Additionally, contacts 120 are generally formed from a relatively high resistance film such as tungsten which can be conformally deposited so that it fills contact opening formed in the into dielectric layer 140.


The dimension of transistor 100 are continually being scaled down in order to increase packing density and thereby increase the computational power of the fabricated integrated circuits. Unfortunately, as transistor 100 is continually scaled down, the external resistance of the device (Rext) is increased degrading device performance, such as its drive current. Presently, the problem of increased Rext is solved by high active doping of the source and drain region and fully siliciding the source and drain regions. High active doping of the source and drain regions can decrease the electron mobility in the source and drain regions. Fully siliciding the source and drain regions results in a schkotty barrier transistors resulting in ambipolar conduction. Additionally, formation of silicide films by alloying a metal and the semiconductor substrate together can increase the thermal budget of the device which can decrease device performance.





BRIEF DESCRIPTION OF THE DRAWINGS


FIG. 1 is an illustration of a cross-sectional view of a standard MOS nonplanar field effect transistor.



FIGS. 2A and 2B are illustrations of cross-sectional views of nonplanar field effect transistors having a pair of source/drain regions formed from a narrow bandgap semiconductor in accordance with embodiments of the present invention.



FIGS. 3A-3F illustrate a method of fabricating a field effect transistor having a pair of source/drain regions comprising a narrow bandgap semiconductor in accordance with embodiments of the present invention.



FIG. 4 is a plot showing the electron mobility verses sheet carrier concentration for indium antimonide (InSb).



FIG. 5 is an illustration of a nonplanar transistor having a pair of source/drains formed from a narrow bandgap semiconductor.



FIG. 6 illustrates a system in accordance with one embodiment.





DETAILED DESCRIPTION OF THE PRESENT INVENTION

The present invention is a field effect transistor having a pair of source/drain regions formed from a narrow bandgap semiconductor film. In the following description numerous specific details are set forth in order to provide a thorough understanding of the present invention. In other instances, well known semiconductor processing techniques and equipment have not been forth in particular detail in order to not unnecessarily obscure the present invention.


Embodiments of the present invention include a field effect transistor having a pair of source/drain regions formed from a narrow energy bandgap (e.g., less than 0.75 eV) semiconductor film. In an embodiment of the present invention, the silicon substrate adjacent to the gate electrode is etched out and refilled with a selective epitaxial regrowth of a narrow bandgap high mobility compound semiconductor material. By forming the source and drain regions from a narrow bandgap high conductivity semiconductor, such as indium antimonide (InSb), indium arsenide (InAs), indium gallium arsenide (In1-xGaxAs(x>50%)) and indium phosphide (InP), a significant reduction in the parasitic series resistance in extremely scaled sub-50 nanometer MOSFETs can be obtained. Additionally, in embodiments of the present invention, non-alloyed ohmic contacts are used to make contact to the narrow bandgap semiconductor film which results in a very low thermal budget in the front end process thereby improving device performance. Additionally, in embodiments of the present invention, the transistor is formed in a thin silicon layer of silicon-on-insulator (SOI) substrate in order to decrease or remove the possibility of increased junction leakage current. Source and drain regions formed from a narrow bandgap semiconductor material can be used to decrease the parasitic resistance in both planar and nonplanar devices.



FIG. 2A is an example of a metal oxide semiconductor field effect transistor (MOSFET) 200 in accordance with an embodiment of the present invention. Transistor 200 has a gate electrode 202 formed on a gate dielectric layer 204 formed on a silicon layer 206. A pair of sidewall spacers 208 are formed along laterally opposite sidewalls of gate electrode 202 as shown in FIG. 2A. Transistor 200 has a pair of source/drain regions 210 formed on opposite sides of gate electrode 202. A channel region 206 is located in the silicon layer between the source and drain regions 210.


In an embodiment of the present invention, the source and drain regions 210, or a portion of the source and drain regions 210, are formed from a low or narrow bandgap energy semiconductor film 212. In an embodiment of the present invention the narrow bandgap semiconductor is an epitaxial or single crystalline film. In an embodiment of the present invention, the source and drain regions 210 are formed from a narrow bandgap semiconductor 212 having an energy bandgap of less than 0.75 eV and in embodiments less than 0.36 eV. In an embodiment of the present invention, the narrow bandgap semiconductor film 212 is a compound semiconductor film having a bandgap between 0.75 eV and 0.18 eV. In an embodiment of the present invention, the source and drain regions 210 include a epitaxial narrow bandgap, high mobility compound semiconductor material 212, such as but not limited to indium antimonide (InSb), indium arsenide (InAs), indium gallium arsenide (In1-xGaxAs(x>50%)) and indium phosphide (InP). In an embodiment of the present invention, the source and drain region 210 are formed from a compound semiconductor 212 having bulk mobility between 10,000-80,000 μ(cm2V−1s−1). An advantage of using a narrow bandgap semiconductor in the source and drain regions, is that they have low sheet resistivities due to their inherently high mobilities and superior electron transport properties as compared to silicon. FIG. 4 is a plot which illustrates the electron mobility in InSb vs. the carrier concentration. The higher mobility results in a low sheet resistance (Rsd). Another advantage of using a narrow bandgap semiconductor 212 with very high mobility is that it provides a lower band offset, Øb, and a lower effective electron mass (m*) which results in a lowering of the contact resistivity, ρc, which results in a lower contact resistance, Rc, compared to conventional n+ implanted silicon source and drain regions with nickel silicide contacts.


In an embodiment of the present invention, transistor 200 has raised source and drain regions. Raised source and drain regions are formed by having the narrow bandgap semiconductor film 212 extend above the top surface 201 of the silicon film upon which the gate dielectric layer 204 is formed. In an embodiment of the present invention, the narrow bandgap semiconductor film 212 of the source and drain regions 210 extends at least 200 Å above the silicon surface 201 and generally between 200-300 Å above the surface 201. The dielectric sidewall spacers 208 isolate the raised portion of the source and drain regions 210 from the gate electrode 202. As such, the spacers 208 are formed to a width sufficient enough to isolate the narrow bandgap semiconductor films from the gate electrode 202 as well as wide enough to reduce the parasitic Miller capacitance which can develop between the raised source and drain regions and the gate electrode 202. Additionally, spacers 208 should not be formed too wide so that current traversal path is increased and packing density decreased. In an embodiment of the present invention, the sidewall spacers are formed from an insulating film, such as silicon nitride or silicon oxide, having a width of between 100-500 Å.


In an embodiment of the present invention, as illustrated in FIG. 2A, the narrow bandgap semiconductor 212 laterally extends completely beneath spacer 208 and slightly extends beneath or undercuts the gate dielectric/gate electrode 204/202. In an embodiment of the present invention, the narrow bandgap semiconductor 212 extends beneath the outside edges of the gate electrode 210 by approximately 50-70 Å.


Additionally, when forming an n type field effect transistor (FET) where the majority carriers are electrons, the narrow bandgap semiconductor is doped to an n type conductivity and when forming a p type field effect transistor where the majority carriers are holes, the narrow bandgap semiconductor 212 is doped to a p type conductivity. A narrow bandgap semiconductor 212, such as indium antimonide (InSb), indium arsenide (InAs), indium gallium arsenide (In1-xGaxAs(x>50%)) and indium phosphide (InP), can be doped to an n type conductivity with, for example, tellurium (Te), silicon (Si) and sulfur (S) and doped to a p type conductivity with, for example, carbon (C), cadmium (Cd), zinc (Zn) and chromium (Cr).


In an embodiment of the present invention, the source and drain regions can include a pair of source/drain extensions or tip regions 214 as illustrated in FIG. 2B. Source/drain extensions are a portion of the source/drain regions 210 and are formed by doping the silicon layer and extend beneath the gate electrode and spacers. The extensions 214 are doped to a p type conductivity for a p type device and to an n type conductivity for a n type device. If the source/drain extensions 214 are provided, then the narrow bandgap semiconductor portion 212 of the source and drain regions 210, need not extend beneath the outside edges of the gate electrode because the laterally tip regions 214 extend the source and drain regions 210 beneath the spacers 208 and gate electrode 202 as shown in FIG. 2B. In an embodiment of the present invention, the narrow bandgap semiconductor 212 extends only slightly beneath the sidewall spacers 208 where it contacts the source/drain extensions 214. In yet another embodiment of the present invention, the narrow bandgap semiconductor 212 contacts the source/drain extensions 214 in alignment with the outside edges of the sidewall spacers 208.


In an embodiment of the present invention, transistor 200 is formed in a silicon layer which is part of a monocrystalline silicon substrate. When transistor 200 is formed in a monocrystalline silicon substrate, the channel region 206 is formed in a doped region of the monocrystalline silicon substrate and the narrow bandgap semiconductor film 210 is formed in recesses formed in the monocrystalline silicon substrate. When a transistor is formed in a monocrystalline silicon substrate, the transistor is sometimes referred to as “a bulk” transistor. Unfortunately, forming the source and drain regions 210 from a low bandgap semiconductor, a bulk device can cause an increase the junction leakage current. Accordingly, in an embodiment of the present invention, in order to reduce the junction leakage current, transistor 200 is formed in a thin epitaxial silicon film 220 of a silicon-on-insulator (SOI) substrate 224. A silicon-on-insulator (SOI) substrate 224 includes a thin silicon film 220 formed on a buried oxide layer 222 which in turn is formed on a monocrystalline silicon substrate 226. In an embodiment of the present invention, the narrow bandgap semiconductor portions 212 of the source and drain regions 210 are formed in recesses formed in the epitaxial silicon film 220 of the SOI substrate 226. In an embodiment of the present invention, a small portion 230 of the epitaxial silicon film 220 remains between the buried oxide layer and the bottom of the narrow bandgap semiconductor 212 so that an epitaxial narrow bandgap semiconductor film can be selectively grown on the epitaxial silicon film 220. In an embodiment of the present invention, the portion 230 of the epitaxial silicon film remaining between the buried oxide layer and the narrow bandgap semiconductor film 212 is between 10-100 Å thick.


Additionally, in an embodiment of the present invention, an interlayer dielectric 240, such as but not limited to a silicon dioxide film or a low k dielectric, such as a fluorine doped silicon dioxide (SiOF), a carbon doped oxide (CDO) or a zeolite dielectric, is formed over and around transistor 200 as shown in FIGS. 2A and 2B. The interlayer dielectric layer 240 isolates transistor 200 from the upper levels of metallization 260 used to interconnect the various transistor 200 formed on substrate 224 into function circuits, such as microprocessors, digital signal processors and memory devices. Metal contacts 250 are formed through the interlayer dielectric and directly contact the narrow bandgap semiconductor material 212 of the source and drain regions 210 to provide electrical connection between the first level of metallization and the source and drain regions 210 as illustrated in FIG. 2A. In an embodiment of the present invention, the metal contacts 250 form a low resistance non-alloyed ohmic contact with a narrow bandgap semiconductor 210. In an embodiment of the present invention, metal contacts 250 comprise a lower titanium adhesion layer 252 and a bulk gold (Au) layer 254. In an embodiment of the present invention, there is no silicide or alloyed films formed between the narrow bandgap semiconductor film 210 and the contact 250. The use of a non-alloyed metal contact 250 results in a very low thermal budget in the front end of the process flow and its associated benefits.


It is to be appreciated that the present invention is not limited to planar devices and can be used in nonplanar devices, such as tri-gate transistors and dual gate transistors. FIG. 5 illustrates a tri-gate transistor 500 having source and drain regions comprising a narrow bandgap semiconductor film 212. In a nonplanar device, instead of forming the gate dielectric layer 204 on a single surface of a silicon film, the silicon film is first patterned into a silicon body having a top surface opposite a bottom surface formed on buried oxide and a pair of laterally sidewalls as shown in FIG. 5. The gate dielectric layer 204 is then formed on the top surface and sidewalls of the silicon body as shown in FIG. 5. A gate electrode is then formed on the gate dielectric layer on the top surface of a silicon body and directly adjacent to the gate dielectric layer 204 on the sidewalls of the semiconductor body so that the gate electrode 202 surrounds the channel region of the silicon body on three sides. In a FINFET or dual gate device, the gate electrode 202 can be isolated from the silicon body by a thick dielectric layer (not shown) so that the gate only controls two sides of the body. The portion of the silicon body on opposite sides of the gate electrode used to form the source and drain regions can then be partially etched away so that the narrow bandgap semiconductor film 212 can be regrown to form the source and drain regions 210.



FIGS. 3A-3F illustrate a method of forming a field effect transistor having source and drain regions formed from a narrow bandgap semiconductor film in accordance with embodiments of the present invention. The fabrication of a transistor in accordance with the present invention begins with a substrate. In an embodiment of the present invention, the substrate is a monocrystalline silicon substrate, for example, when forming a bulk semiconductor device. In an embodiment of the present invention, the monocrystalline silicon substrate may include an epitaxial silicon film formed on the monocrystalline substrate as is well known in the art. In yet another embodiment of the present invention, the substrate is a silicon-on-insulator (SOI), such as substrate 300 as illustrated in FIG. 3A. In an embodiment of the present invention, the silicon-on-insulator substrate 300 includes an epitaxial silicon film 302 formed on a buried oxide layer 304 which in turn is formed on a monocrystalline silicon substrate 306. In an embodiment of the present invention, the buried oxide layer has a thickness between 200-2000 Å. Additionally, in an embodiment of the present invention, the epitaxial silicon film or layer 302 has a thickness of between 10-400 Å.


Isolation regions, not shown, are typically formed in the silicon film 302 or substrate adjacent to the device fabrication area to isolate the fabricated transistor from adjacent transistors. The epitaxial silicon film 302 is then doped to a conductivity type and concentration desired for the channel region of the device. In an embodiment of the present invention, when fabricating a p type transistor, the silicon film can be doped to an n type conductivity and when fabricating an n type device the silicon film 302 can be doped to a p type conductivity. Typically, the semiconductor film 302 will be doped to an n type or p type conductivity with a concentration level between 1×1016-1×1019 atoms/cm3. In an embodiment of the present invention, the silicon film 302 is left undoped or intrinsic in order to fabricate a transistor with an undoped or intrinsic channel region.


Next, as shown in FIG. 3B, a gate dielectric layer 308 is formed on the epitaxial silicon film 302 and a gate electrode 310 formed on the gate dielectric layer 308. The gate dielectric layer can be a deposited or grown dielectric. In an embodiment of the present invention, the gate dielectric layer is a silicon dioxide or a silicon oxynitride dielectric film grown with a wet/dry oxidation process. In an embodiment of the present invention, the silicon oxide film is grown to a thickness between 5-15 Å. In an embodiment of the present invention, the gate dielectric layer is a deposited dielectric, such as but not limited to a high dielectric constant film (high k), such as a metal oxide dielectric, such as tantalum pentaoxide, titanium oxide, hafnium oxide, zirconium oxide, aluminum oxide, and various silicates or other high k dielectric, such lead zirconium titanate (PZT) and barium strontium titanate (BST). A high dielectric constant film can be formed by any well known technique, such as but not limited to chemical vapor deposition (CVD) and atomic layer deposition (ALD).


The gate electrode 310 can be formed by any well known technique, such as by blanket depositing a gate electrode material over substrate 300 and then utilizing well known photolithography and etching techniques to pattern the gate electrode material into a gate electrode 310. In an embodiment of the present invention, the gate electrode 310 has a pair of laterally opposite sidewalls separated by a distance which defines the gate length (Lg) of the transistor. In an embodiment of the present invention, gate electrode 310 has a gate length (Lg) of less than 50 nanometers. The gate electrode 310 may be formed from any suitable gate electrode material. In an embodiment of the present invention, the gate electrode material may comprise a polycrystalline silicon. In an embodiment of the present invention, the electrode material comprises a polycrystalline silicon germanium alloy. In yet another embodiment of the present invention, the gate electrode material may comprise a metal film, such as tungsten, tantalum and their nitrides. In an embodiment of the present invention, the gate electrode has a thickness or height between 200-3000 Å.


It is to be appreciated that when forming a nonplanar transistor, such as a tri-gate or dual gate transistor, epitaxial silicon film 302 would first be patterned into a silicon body having a top surface opposite the buried oxide layer 304 and a pair of laterally opposite sidewalls as is well known in the art. When forming a tri-gate device, the gate dielectric layer would be formed on the top surface and sidewalls of the fabricated semiconductor body and then the gate electrode formed on and adjacent to the gate dielectric layers so that the gate electrode surrounds the semiconductor body on three sides as is well known in the art. When forming a dual gate or FINFET device, a thick insulating layer may be left on the top surface of a semiconductor body to isolate the gate electrode from the top surface of a semiconductor body so that the gate electrode controls only the two sidewalls of the body as is well known in the art.


Next, after the formation of gate dielectric layer 308 and gate electrode 310, source/drain extensions 309 may be formed in semiconductor film 302 on opposite sides of gate electrode 310 as shown in FIG. 3B, if desired. Source/drain extensions 309 can be formed by, for example, ion implanting dopants into the silicon layer 302. The gate electrode 310 can act as a mask to prevent the doping of a channel region 320 during the ion implantation process resulting in the formation of source/drain extensions 309 which are formed in alignment with the outside edges of gate electrode 310. A subsequent anneal can be used to cause the dopants to slightly diffusion beneath the outside edges of the gate electrode 310 as shown in FIG. 3B. Then gate electrode 310 is a polysilicon gate electrode the source/drain extension implant process can be used to dope the polysilicon film to reduce its resistance. The source/drain extensions 309 can be used, for example, when the narrow bandgap semiconductor film for the source and drain regions is not extended beneath the gate electrode. When fabricating a transistor where the narrow bandgap semiconductor laterally extends beneath the gate electrode 310, the source/drain extension formation process may not be necessary. Omitting the source/drain extension process can help reduce the thermal budget of the front-end process and thereby improve device performance.


Next, as shown in FIG. 3C, a pair of thin sidewall spacers 312 are formed adjacent to the laterally opposite sidewalls of gate electrode 310. Sidewall spacers 312 can be formed by blanket depositing a conformal insulating film, such as silicon nitride, silicon oxynitride, or silicon oxide or a combination thereof over substrate 300 and gate electrode 310 and then anisotropically etching back the dielectric film to form spacers 312. The thickness of the deposited dielectric film determines the thickness of the spacers 312. In an embodiment of the present invention, the spacers 312 are formed to a thickness between 100-500 Å. In an embodiment of the present invention, the spacers 312 are formed from a silicon nitride film formed by a hot wall low pressure chemical vapor deposition process (LPCVD).


Next, a pair of recesses 316 are formed in silicon film 302 on opposite sides of gate electrode 308 as shown in FIG. 3D. In an embodiment of the present invention, recesses 316 extend beneath the outside edge of gate electrode 310 and gate dielectric layer 308 as shown in FIG. 3D. In an embodiment of the present invention, recesses 316 extend between approximately 50-70 Å beneath the outside edges of the gate electrode 310. In an embodiment of the present invention, the recesses are formed to a depth of approximately 5-350 Å beneath the surface 301 of silicon film 302 upon which the gate dielectric layer 308 is formed. In an embodiment of the present invention, a portion of the silicon film 302 remains in recess 316 above buried oxide layer 304 so that narrow bandgap semiconductor film can be subsequently selectively epitaxially grown thereon. Any well known and suitable etching technique can be utilized to form recesses 316. In an embodiment of the present invention, a selective etch process is used to form recesses 316. In a selective etch process, an etchant is used which only etches silicon films, such as epitaxial silicon layer 302 and not insulating films such as spacers 310, gate dielectric 308 and isolations regions. (If gate electrode 310 is formed from polycrystalline silicon, an insulating hard mask can be used to form gate electrode 310 then left on during the etching of recesses 316 to protect the silicon electrode from being etched). In an embodiment of the present invention, an isotropic etching processes, such as a wet etch, is used to form recesses 316 so that the recess 316 can laterally undercut spacers 312 and gate electrode 310. In an embodiment of the present invention, recesses 316 are formed with a wet etch comprising an ammonium hydroxide or asymmetric or symmetric tetra (alkyl) ammonium hydroxides (alkyl=methyl, ethyl, propyl, isopropyl, butyl, tert-butyl; symmetric meaning all 4 alkyl groups are the same).


Next, as shown in FIG. 3E, recesses 316 are filled with a narrow bandgap semiconductor film, such as but not limited to indium antimonide (InSb), indium arsenide (InAs), indium gallium arsenide (In1-xGaxAs(x>50%)) and indium phosphide (InP). In an embodiment of the present invention, the narrow bandgap semiconductor 318 is deposited to a thickness to fill recess 318 and in another embodiment of the present invention, is deposited to a thickness sufficient to extend above the top surface 301 of silicon film 302 in order to form raised or elevated source and drain regions. In an embodiment of the present invention, the narrow bandgap semiconductor film extends at least 200 Å above top surface 301 of silicon film 302 and in an embodiment of the present invention, extends between 200-500 Å.


Any well known and suitable technique can be used to deposit narrow bandgap semiconductor film 318. In an embodiment of the present invention, the narrow bandgap semiconductor film 318 is grown with an epitaxial process, such as but not limited to, molecular beam epitaxy (MBE), metal organic chemical vapor deposition (MOCVD), and low pressure chemical vapor deposition (LPCVD).


In embodiment of the present invention, the narrow bandgap semiconductor film 318 is insitu doped (i.e., doped while it is deposited) to an n type or p type conductivity. Semiconductor film 318 can be doped to an n type conductivity utilizing dopant atoms, such as silicon (Si) or tellurium (Te) and can be doped to a p type conductivity atoms utilizing, for example, carbon (C), cadmium (Cd), zinc (Zn) and chromium (Cr). In an embodiment of the present invention, the narrow bandgap semiconductor film has a melting temperature between 550-500° C. so that it can be deposited at a relatively low temperature, such as less than 500° C., and still enable dopant atoms to substitute into the narrow bandgap semiconductor lattice without requiring an activation anneal Eliminating an activation anneal reduces the thermal budget of the process used to fabricate the transistor.


In an alternative embodiment of the present invention, the narrow bandgap semiconductor film 318 can be deposited undoped and then subsequently doped by, for example, ion implantation or solid source diffusion.


In an embodiment of the present invention, the narrow bandgap semiconductor film 318 is selectively grown into recesses 316. In a selective deposition process, the narrow bandgap semiconductor forms only on silicon locations, such as epitaxial silicon film in recesses 316 and not on insulating or dielectric layers, such as sidewall spacers 312 and isolation regions. If gate electrode 310 is formed from a polycrystalline silicon or silicon germanium alloy, then an insulating hard mask can be used during the patterning of the gate electrode and left on during the growth of the narrow bandgap semiconductor 318 in order to prevent the formation of a narrow bandgap semiconductor film on the gate electrode. The epitaxial silicon film 302 in the lower parts of recesses 316 provide a single crystalline lattice from which an epitaxial narrow bandgap semiconductor film can be grown.


In an embodiment of the present invention, an InSb epitaxial silicon film 318 is grown in recess 316 utilizing a MOCVD process utilizing an equimolar gaseous mixture of volatized trimethylindium and stibane (SbH3) with about 5% each by mass in a carrier gas such as argon. In an embodiment of the present invention, an indium antimonide (InSb) epitaxial film is grown utilizing molecular beam epitaxial (MBE) utilizing a solid source.


In embodiment of the present invention, non-alloyed ohmic contacts 340 are used to electrically couple the source and drain region to the upper levels of metallization 350. Accordingly, first an interlayer dielectric (ILD) 330, such as but not limited to silicon dioxide (SiO2), fluorine doped silicon dioxide (SiOF) and carbon doped oxide (CDO), is blanket deposited over substrate 300 including gate electrode 310, spacers 312 and narrow bandgap semiconductor 318. The interlayer dielectric 330 is formed to a thickness sufficient to isolate the gate electrode 310 and narrow bandgap semiconductor 318 from the subsequently formed upper level of metallization 350. In an embodiment of the present invention, the interlayer dielectric is formed to a thickness between 500 Å-2000 Å. It is to be appreciated that an interlayer dielectric need not necessarily be a single layer dielectric and can be a composite dielectric layer formed from multiple insulating layers. After depositing the interlayer dielectric, the interlayer dielectric may be planarized to provide a planar top surface.


Next, contact openings can then be formed through interlayer dielectric 330 utilizing well known photolithography and etching techniques at locations where contacts 340 are desired to contact the narrow bandgap semiconductor 318. Conductive contacts 340 are then formed into the openings and make direct contact with the narrow bandgap semiconductor film 318. In an embodiment of the present invention, contacts 340 are formed by blanket depositing a conductive contact film by, for example, chemical vapor deposition (CVD) or atomic layer deposition (ALD) into the openings and onto the top surface of ILD 330. The conductive film is then removed from the top surface of the ILD by, for example, plasma etch back or chemical mechanical planarization, to form contacts 340. In an embodiment of the present invention, the contacts are formed from a high conductivity metal or metals having a low work function, such as a work function less than 4 eV. In an embodiment of the present invention, the contacts 340 are bi-layer contacts including a thin adhesion layer 342 and a bulk metal 344 having a high conductivity such as illustrated in FIG. 3F. In an embodiment of the present invention, contacts 340 include a thin titanium (Ti) adhesion layer of less than 150 Å and a gold (Au) bulk material 344. In an embodiment of the present invention, the contacts 340 do not include any alloyed metals or silicides (i.e., metal silicon alloy, such as nickel silicide and titanium silicide). In this way, the thermal budget can remain low and device performance reliability improved. Next, upper levels of metallization 350 can then be formed in contact with contacts 340 to electrically couple the fabricated transistor with other transistors into functional circuits.


This completes the fabrication of a field effect transistor having source and drain regions formed from a narrow bandgap semiconductor.



FIG. 6 illustrates a system 600 in accordance with one embodiment. As illustrated, for the embodiment, system 600 includes computing device 602 for processing data. Computing device 602 may include a motherboard 604. Motherboard 604 may include in particular a processor 606, and a networking interface 608 coupled to a bus 610. More specifically, processor 606 may comprise the device 200 or 500 that has the earlier described narrow bandgap source and drain regions.


Depending on the applications, system 600 may include other components, including but are not limited to volatile and non-volatile memory, a graphics processor, a digital signal processor, a crypto processor, a chipset, mass storage (such as hard disk, compact disk (CD), digital versatile disk (DVD) and so forth), and so forth. One or more of these components may also include the earlier described narrow bandgap source and drain regions.


In various embodiments, system 600 may be a personal digital assistant (PDA), a mobile phone, a tablet computing device, a laptop computing device, a desktop computing device, a set-top box, an entertainment control unit, a digital camera, a digital video recorder, a CD player, a DVD player, or other digital device of the like.

Claims
  • 1. A transistor comprising: a gate dielectric layer formed over a substrate;a gate electrode formed on the gate dielectric layer; anda pair of source/drain regions on opposite sides of the gate electrode, the pair of source/drain regions comprising a doped semiconductor film that extends directly beneath the gate electrode, wherein the semiconductor film comprises a material selected from the group consisting of InSb, InAs, InP and InGaAs; and wherein the semiconductor film is doped to an n-type conductivity with a silicon (Si), a tellurium (Te), or a sulfur (S) dopant.
  • 2. The transistor of claim 1, wherein the semiconductor film comprises InAs.
  • 3. The transistor of claim 1, further comprising a pair of non-alloyed ohmic contacts directly on the semiconductor film on opposite sides of the gate electrode.
  • 4. The transistor of claim 3, wherein at least one of the non-alloyed ohmic contacts comprises a gold layer on a titanium layer.
  • 5. The transistor of claim 1, wherein the doped semiconductor film extends beneath at least a portion of the gate electrode.
  • 6. The transistor of claim 1, wherein the semiconductor film is formed in a pair of recesses in the substrate on opposite sides of the gate electrode.
  • 7. The transistor of claim 1, wherein the substrate comprises a buried oxide layer.
  • 8. The transistor of claim 7, wherein the buried oxide layer has a thickness between 200-2,000 angstroms.
  • 9. The transistor of claim 1, wherein the semiconductor film is doped with a concentration level between 1×1016-1×1019 atoms/cm3 of the Si dopant.
  • 10. The transistor of claim 1, wherein the gate dielectric layer comprises at least one of tantalum pentaoxide, titanium oxide, hafnium oxide, zirconium oxide, aluminum oxide, lead zirconium titanate (PZT), or barium strontium titanate (BST).
  • 11. A transistor comprising: a substrate comprising a body having a top surface opposite a bottom surface and a pair of sidewalls;a gate dielectric layer on the body along the top surface and the pair of sidewalls of the body;a gate electrode on the gate dielectric layer along the top surface and the pair of sidewalls of the body; anda pair of non-planar source/drain regions on the body on opposite sides of the gate electrode, the pair of non-planar source/drain regions comprising an in situ doped semiconductor film comprising a material selected from the group consisting of InSb, InAs, InP and InGaAs that extends directly beneath at least a portion of the gate electrode, wherein the semiconductor film is doped to an n-type conductivity with a silicon (Si) dopant.
  • 12. The transistor of claim 11 wherein the semiconductor film comprises InAs.
  • 13. The transistor of claim 11, further comprising a pair of non-alloyed metal contacts directly on the semiconductor film on opposite sides of the gate electrode.
  • 14. The transistor of claim 11 , wherein the semiconductor film extends above the top surface.
  • 15. The transistor of claim 11, wherein the substrate comprises a buried oxide layer.
  • 16. The transistor of claim 11, wherein the semiconductor film is formed in a pair of recesses in the body on opposite sides of the gate electrode.
  • 17. The transistor of claim 15, wherein the body is on the buried oxide layer.
  • 18. The transistor of claim 15, wherein the buried oxide layer has a thickness between 200-2,000 angstroms.
  • 19. The transistor of claim 11, wherein the semiconductor film is doped with a concentration level between 1×1016-1×1019 atoms/cm3 of the Si dopant.
  • 20. The transistor of claim 11, wherein the gate dielectric layer comprises at least one of tantalum pentaoxide, titanium oxide, hafnium oxide, zirconium oxide, aluminum oxide, lead zirconium titanate (PZT), or barium strontium titanate (BST).
CLAIM OF PRIORITY

This application is a continuation of U.S. patent application Ser. No. 14/702,608, filed May 1, 2015, which is a continuation of U.S. patent application Ser. No. 14/465,636, filed Aug. 21, 2014, now U.S. Pat. No. 9,048,314, which is a continuation of U.S. patent application Ser. No. 14/137,804, filed Dec. 20, 2013, now U.S. Pat. No. 8,816,394, which is a continuation of U.S. patent application Ser. No. 13/752,272, filed Jan. 28, 2013, now U.S. Pat. No. 8,664,694, which is a continuation of U.S. patent application Ser. No. 13/453,403 filed on Apr. 23, 2012, now U.S. Pat. No. 8,368,135, which is a continuation of U.S. patent application Ser. No. 13/021,640 filed on Feb. 4, 2011, now issued as U.S. Pat. No. 8,183,646, which is a divisional of U.S. patent application Ser. No. 12/850,582 filed on Aug. 4, 2010, now issued as U.S. Pat. No. 7,893,506, which is a continuation of U.S. patent application Ser. No. 12/343,400 filed on Dec. 23, 2008, now issued as U.S. Pat. No. 7,825,481, which is a divisional of U.S. patent application Ser. No. 11/064,996 filed on Feb. 23, 2005, now issued as U.S. Pat. No. 7,518,196.

US Referenced Citations (370)
Number Name Date Kind
3387820 Sanderfer et al. Jun 1968 A
4231149 Chapman Nov 1980 A
4711701 McLevige Dec 1987 A
4833103 Agostinelli May 1989 A
4905063 Beltram Feb 1990 A
5023203 Choi Jun 1991 A
5120666 Gotou Jun 1992 A
5179037 Seabaugh Jan 1993 A
5216271 Takagi Jun 1993 A
5218213 Gaul et al. Jun 1993 A
5278012 Yamanaka et al. Jan 1994 A
5278102 Horie Jan 1994 A
5308999 Gotou May 1994 A
5328810 Lowrey et al. Jul 1994 A
5346839 Sundaresan Sep 1994 A
5357119 Wang et al. Oct 1994 A
5428237 Yuzurihara et al. Jun 1995 A
5466621 Hisamoto et al. Nov 1995 A
5475869 Gomi et al. Dec 1995 A
5479033 Baca et al. Dec 1995 A
5482877 Rhee Jan 1996 A
5514885 Myrick May 1996 A
5539229 Noble, Jr et al. Jul 1996 A
5554870 Fitch et al. Sep 1996 A
5576227 Hsu Nov 1996 A
5595919 Pan Jan 1997 A
5595941 Okarnoto et al. Jan 1997 A
5652454 Iwamatsu et al. Jul 1997 A
5665203 Lee et al. Sep 1997 A
5682048 Shinohara et al. Oct 1997 A
5698869 Yoshimi Dec 1997 A
5770513 Okaniwa Jun 1998 A
5776821 Haskell et al. Jul 1998 A
5793088 Choi et al. Aug 1998 A
5811324 Yang Sep 1998 A
5856225 Lee et al. Jan 1999 A
5859456 Efland et al. Jan 1999 A
5936278 Hu et al. Aug 1999 A
5965914 Miyamoto Oct 1999 A
5976767 Li Nov 1999 A
5985726 Yu et al. Nov 1999 A
6031249 Yamazaki et al. Feb 2000 A
6063675 Rodder May 2000 A
6063677 Rodder et al. May 2000 A
6114201 Wu Sep 2000 A
6114206 Yu Sep 2000 A
6120846 Hintermaier et al. Sep 2000 A
6130123 Liang et al. Oct 2000 A
6144072 Iwamatsu et al. Nov 2000 A
6150222 Gardner et al. Nov 2000 A
6159808 Chuang Dec 2000 A
6174820 Habermehl et al. Jan 2001 B1
6190975 Kubo et al. Feb 2001 B1
6200865 Gardner et al. Mar 2001 B1
6251751 Chu et al. Jun 2001 B1
6259135 Hsu et al. Jul 2001 B1
6262456 Yu et al. Jul 2001 B1
6268640 Park et al. Jul 2001 B1
6274503 Hsieh Aug 2001 B1
6287924 Chau et al. Sep 2001 B1
6307235 Forbes et al. Oct 2001 B1
6310367 Yagishita et al. Oct 2001 B1
6317444 Chakrabarti Nov 2001 B1
6319807 Yeh et al. Nov 2001 B1
6362111 Laaksonen et al. Mar 2002 B1
6368923 Huang Apr 2002 B1
6383882 Lee et al. May 2002 B1
6387820 Sanderfer May 2002 B1
6396108 Krivokapic et al. May 2002 B1
6399970 Kubo et al. Jun 2002 B2
6403434 Yu Jun 2002 B1
6403981 Yu Jun 2002 B1
6410371 Yu et al. Jun 2002 B1
6458662 Yu Oct 2002 B1
6465290 Suguro et al. Oct 2002 B1
6479866 Xiang Nov 2002 B1
6483146 Lee Nov 2002 B2
6483151 Wakabayashi et al. Nov 2002 B2
6495403 Skotnicki et al. Dec 2002 B1
6500767 Chiou et al. Dec 2002 B2
6501141 Leu Dec 2002 B1
6515339 Shin et al. Feb 2003 B2
6525403 Inaba et al. Feb 2003 B2
6526996 Chang et al. Mar 2003 B1
6537862 Song Mar 2003 B2
6555879 Krivokapic et al. Apr 2003 B1
6566734 Sugihara et al. May 2003 B2
6642114 Nakamura Nov 2003 B2
6645861 Cabral, Jr. Nov 2003 B2
6677212 Yoshioka et al. Jan 2004 B1
6686231 Ahmed et al. Feb 2004 B1
6716686 Buynoski et al. Apr 2004 B1
6762469 Mocuta et al. Jul 2004 B2
6780694 Doris et al. Aug 2004 B2
6784071 Chen et al. Aug 2004 B2
6784076 Gonzalez et al. Aug 2004 B2
6787406 Hill et al. Sep 2004 B1
6830998 Pan et al. Dec 2004 B1
6831310 Mathew et al. Dec 2004 B1
6849556 Takahashi Feb 2005 B2
6855588 Liao et al. Feb 2005 B1
6858472 Schoenfeld Feb 2005 B2
6864519 Yeo et al. Mar 2005 B2
6864540 Divakaruni et al. Mar 2005 B1
6869898 Inaki et al. Mar 2005 B2
6870226 Maede et al. Mar 2005 B2
6872643 Halliyal et al. Mar 2005 B1
6881635 Chidambarrao et al. Apr 2005 B1
6888199 Nowak et al. May 2005 B2
6890811 Hou et al. May 2005 B2
6891234 Connelly et al. May 2005 B1
6902947 Chinn et al. Jun 2005 B2
6902962 Yeo et al. Jun 2005 B2
6909147 Aller et al. Jun 2005 B2
6909151 Hareland et al. Jun 2005 B2
6919238 Bohr Jul 2005 B2
6946377 Chambers Sep 2005 B2
6949443 Ke et al. Sep 2005 B2
6955961 Chung Oct 2005 B1
6955969 Djomehri et al. Oct 2005 B2
6956281 Smith et al. Oct 2005 B2
6969878 Coronel et al. Nov 2005 B2
6970373 Datta et al. Nov 2005 B2
6975014 Krivokapic et al. Dec 2005 B1
6977415 Matsuo Dec 2005 B2
6982433 Hoffman et al. Jan 2006 B2
6998301 Yu et al. Feb 2006 B1
6998318 Park Feb 2006 B2
7005366 Chau et al. Feb 2006 B2
7013447 Mathew et al. Mar 2006 B2
7045407 Keating et al. May 2006 B2
7045441 Chang et al. May 2006 B2
7045451 Shenai-Khatkhate et al. May 2006 B2
7049654 Chang May 2006 B2
7056794 Ku et al. Jun 2006 B2
7074656 Yeo Jul 2006 B2
7074662 Lee et al. Jul 2006 B2
7084018 Ahmed et al. Aug 2006 B1
7105390 Brask et al. Sep 2006 B2
7105894 Yeo et al. Sep 2006 B2
7105934 Anderson et al. Sep 2006 B2
7115945 Lee et al. Oct 2006 B2
7115954 Shimizu et al. Oct 2006 B2
7119402 Kinoshita et al. Oct 2006 B2
7132360 Schaefer et al. Nov 2006 B2
7138320 Bentum et al. Nov 2006 B2
7141480 Adam et al. Nov 2006 B2
7163898 Mariani et al. Jan 2007 B2
7172943 Yeo et al. Feb 2007 B2
7196372 Yu et al. Mar 2007 B1
7214991 Yeo et al. May 2007 B2
7247547 Zhu et al. Jul 2007 B2
7247578 Brask Jul 2007 B2
7250367 Vaartstra et al. Jul 2007 B2
7250655 Bae et al. Jul 2007 B2
7256455 Ahmed et al. Aug 2007 B2
7268024 Yeo et al. Sep 2007 B2
7268058 Chau et al. Sep 2007 B2
7291886 Doris et al. Nov 2007 B2
7297600 Oh et al. Nov 2007 B2
7304336 Cheng et al. Dec 2007 B2
7323710 Kim et al. Jan 2008 B2
7326634 Lindert et al. Feb 2008 B2
7329913 Brask et al. Feb 2008 B2
7339241 Orlowski et al. Mar 2008 B2
7341902 Anderson et al. Mar 2008 B2
7348284 Doyle et al. Mar 2008 B2
7348642 Nowak Mar 2008 B2
7354817 Watanabe et al. Apr 2008 B2
7358121 Chau et al. Apr 2008 B2
7385262 O'Keeffee et al. Jun 2008 B2
7388259 Doris et al. Jun 2008 B2
7396730 Li Jul 2008 B2
7439120 Pei Oct 2008 B2
7452778 Chen et al. Nov 2008 B2
7456471 Anderson et al. Nov 2008 B2
7456476 Hareland et al. Nov 2008 B2
7479421 Kavalieros et al. Jan 2009 B2
7585734 Kang et al. Sep 2009 B2
7589995 Tang Sep 2009 B2
7612416 Takeuchi et al. Nov 2009 B2
7655989 Zhu et al. Feb 2010 B2
7701018 Yamagami et al. Apr 2010 B2
8581258 Brask et al. Nov 2013 B2
8933458 Brask et al. Jan 2015 B2
20010019886 Bruce et al. Sep 2001 A1
20010026985 Kim et al. Oct 2001 A1
20010040907 Chakrabarti Nov 2001 A1
20020037619 Sugihara et al. Mar 2002 A1
20020048918 Grider et al. Apr 2002 A1
20020058374 Kim May 2002 A1
20020074614 Furuta et al. Jun 2002 A1
20020081794 Ito Jun 2002 A1
20020096724 Liang et al. Jul 2002 A1
20020142529 Matsuda et al. Oct 2002 A1
20020149031 Kim et al. Oct 2002 A1
20020160553 Yamanaka et al. Oct 2002 A1
20020166838 Nagarajan Nov 2002 A1
20020177263 Hanafi et al. Nov 2002 A1
20020177282 Song Nov 2002 A1
20030036290 Hsieh et al. Feb 2003 A1
20030042542 Maegawa et al. Mar 2003 A1
20030057477 Hergenrother et al. Mar 2003 A1
20030067017 Ieong et al. Apr 2003 A1
20030085194 Hopkins, Jr. May 2003 A1
20030098479 Murthy et al. May 2003 A1
20030098488 O'Keeffe et al. May 2003 A1
20030102497 Fried et al. Jun 2003 A1
20030102518 Fried et al. Jun 2003 A1
20030151077 Mathew et al. Aug 2003 A1
20030174534 Clark et al. Sep 2003 A1
20030186167 Johnson, Jr. et al. Oct 2003 A1
20030190766 Gonzalez et al. Oct 2003 A1
20030201458 Clark et al. Oct 2003 A1
20030203636 Anthony Oct 2003 A1
20040016968 Coronel et al. Jan 2004 A1
20040029323 Shimizu et al. Feb 2004 A1
20040029345 Deleonibus et al. Feb 2004 A1
20040029393 Ying et al. Feb 2004 A1
20040033639 Chinn et al. Feb 2004 A1
20040036126 Chau et al. Feb 2004 A1
20040036127 Chau et al. Feb 2004 A1
20040038436 Mori et al. Feb 2004 A1
20040038533 Liang Feb 2004 A1
20040061178 Lin et al. Apr 2004 A1
20040063286 Kim et al. Apr 2004 A1
20040070020 Fujiwara et al. Apr 2004 A1
20040075149 Fitzgerald et al. Apr 2004 A1
20040082125 Hou et al. Apr 2004 A1
20040094807 Chau et al. May 2004 A1
20040099903 Yeo et al. May 2004 A1
20040099966 Chau May 2004 A1
20040108523 Chen et al. Jun 2004 A1
20040108558 Kwak et al. Jun 2004 A1
20040110097 Ahmed et al. Jun 2004 A1
20040113181 Wicker Jun 2004 A1
20040124492 Matsuo Jul 2004 A1
20040126975 Ahmed et al. Jul 2004 A1
20040132236 Doris et al. Jul 2004 A1
20040132567 Schonnenbeck Jul 2004 A1
20040145000 An et al. Jul 2004 A1
20040145019 Dakshina-Murthy et al. Jul 2004 A1
20040169221 Ko et al. Sep 2004 A1
20040169269 Yeo et al. Sep 2004 A1
20040173815 Yeo et al. Sep 2004 A1
20040173846 Hergenrother et al. Sep 2004 A1
20040180491 Arai et al. Sep 2004 A1
20040191980 Rios et al. Sep 2004 A1
20040195624 Liu et al. Oct 2004 A1
20040197975 Krivokapic et al. Oct 2004 A1
20040198003 Yeo et al. Oct 2004 A1
20040203254 Conley et al. Oct 2004 A1
20040209463 Kim et al. Oct 2004 A1
20040217420 Yeo et al. Nov 2004 A1
20040219722 Pham et al. Nov 2004 A1
20040222473 Risaki Nov 2004 A1
20040227187 Cheng et al. Nov 2004 A1
20040238887 Nihey Dec 2004 A1
20040238915 Chen et al. Dec 2004 A1
20040253792 Cohen et al. Dec 2004 A1
20040262683 Bohr et al. Dec 2004 A1
20050017377 Joshi et al. Jan 2005 A1
20050019993 Lee Jan 2005 A1
20050020020 Collaert et al. Jan 2005 A1
20050035391 Lee et al. Feb 2005 A1
20050035415 Yeo et al. Feb 2005 A1
20050040444 Cohen Feb 2005 A1
20050059214 Cheng et al. Mar 2005 A1
20050073060 Datta et al. Apr 2005 A1
20050093028 Chambers May 2005 A1
20050093067 Yeo et al. May 2005 A1
20050093075 Bentum et al. May 2005 A1
20050093154 Kottantharayil et al. May 2005 A1
20050104055 Kwak et al. May 2005 A1
20050104096 Lee et al. May 2005 A1
20050110082 Cheng May 2005 A1
20050116218 Yang Jun 2005 A1
20050116289 Boyd et al. Jun 2005 A1
20050127362 Zhang et al. Jun 2005 A1
20050127632 Gehre Jun 2005 A1
20050133829 Kunii et al. Jun 2005 A1
20050133866 Chau Jun 2005 A1
20050136584 Boyanov et al. Jun 2005 A1
20050139860 Synder et al. Jun 2005 A1
20050145894 Chau et al. Jul 2005 A1
20050145941 Bedell et al. Jul 2005 A1
20050145944 Murthy et al. Jul 2005 A1
20050148131 Brask Jul 2005 A1
20050148137 Brask et al. Jul 2005 A1
20050153494 Ku et al. Jul 2005 A1
20050156171 Brask et al. Jul 2005 A1
20050156202 Rhee et al. Jul 2005 A1
20050156227 Jeng Jul 2005 A1
20050161659 Bakkers Jul 2005 A1
20050161739 Anderson et al. Jul 2005 A1
20050162928 Rosmeulen Jul 2005 A1
20050167766 Yagishita Aug 2005 A1
20050170593 Kang et al. Aug 2005 A1
20050184316 Kim Aug 2005 A1
20050189583 Kim et al. Sep 2005 A1
20050191795 Chidambarrao et al. Sep 2005 A1
20050199919 Liu Sep 2005 A1
20050202604 Cheng et al. Sep 2005 A1
20050215014 Ahn et al. Sep 2005 A1
20050215022 Adam et al. Sep 2005 A1
20050224797 Ko et al. Oct 2005 A1
20050224798 Buss Oct 2005 A1
20050227498 Furukawa Oct 2005 A1
20050230763 Huang et al. Oct 2005 A1
20050233156 Senzaki Oct 2005 A1
20050239252 Ahn et al. Oct 2005 A1
20050255642 Liu Nov 2005 A1
20050266645 Park Dec 2005 A1
20050272192 Oh et al. Dec 2005 A1
20050277294 Schaefer et al. Dec 2005 A1
20050280121 Doris et al. Dec 2005 A1
20060014338 Doris et al. Jan 2006 A1
20060040054 Pearistein et al. Feb 2006 A1
20060043500 Chen et al. Mar 2006 A1
20060046521 Vaartstra et al. Mar 2006 A1
20060063469 Talieh et al. Mar 2006 A1
20060068590 Lindert et al. Mar 2006 A1
20060068591 Radosavljevic et al. Mar 2006 A1
20060071275 Brask et al. Apr 2006 A1
20060071299 Doyle et al. Apr 2006 A1
20060086977 Shah et al. Apr 2006 A1
20060138548 Richards et al. Jun 2006 A1
20060154478 Hsu et al. Jul 2006 A1
20060170066 Mathew et al. Aug 2006 A1
20060172479 Furukawa et al. Aug 2006 A1
20060172480 Wang et al. Aug 2006 A1
20060172497 Hareland et al. Aug 2006 A1
20060180859 Radosavljevic et al. Aug 2006 A1
20060186484 Chau et al. Aug 2006 A1
20060202270 Son et al. Sep 2006 A1
20060204898 Gutsche et al. Sep 2006 A1
20060205164 Ko et al. Sep 2006 A1
20060211184 Boyd et al. Sep 2006 A1
20060220131 Kinoshita et al. Oct 2006 A1
20060227595 Chuang et al. Oct 2006 A1
20060240622 Lee et al. Oct 2006 A1
20060244066 Yeo et al. Nov 2006 A1
20060263699 Abatchev et al. Nov 2006 A1
20060281325 Chou et al. Dec 2006 A1
20060286729 Kavalieros et al. Dec 2006 A1
20070001219 Radosavljevic et al. Jan 2007 A1
20070001222 Orlowski Jan 2007 A1
20070023795 Nagano et al. Feb 2007 A1
20070029624 Nowak Feb 2007 A1
20070045735 Orlowski et al. Mar 2007 A1
20070045748 Booth et al. Mar 2007 A1
20070048930 Figura et al. Mar 2007 A1
20070052041 Sorada et al. Mar 2007 A1
20070093010 Mathew et al. Apr 2007 A1
20070108514 Inoue et al. May 2007 A1
20070145487 Kavalieros et al. Jun 2007 A1
20070187682 Takeuchi et al. Aug 2007 A1
20070241414 Narihiro Oct 2007 A1
20070262389 Chau et al. Nov 2007 A1
20080017890 Yuan et al. Jan 2008 A1
20080017934 Kim et al. Jan 2008 A1
20080111163 Russ et al. May 2008 A1
20080116515 Gossner et al. May 2008 A1
20080128797 Dyer et al. Jun 2008 A1
20080212392 Bauer Sep 2008 A1
20080237655 Nakabayashi et al. Oct 2008 A1
20080258207 Radosavljevic et al. Oct 2008 A1
20090061572 Hareland et al. Mar 2009 A1
20090099181 Wurster et al. Apr 2009 A1
20100200923 Chen et al. Aug 2010 A1
Foreign Referenced Citations (44)
Number Date Country
0510667 Oct 1992 EP
1 091 413 Apr 2001 EP
56073454 Jun 1981 JP
0600 5856 Jan 1994 JP
06-061260 Mar 1994 JP
06-151387 May 1994 JP
7-50421 Feb 1995 JP
09-074205 Mar 1997 JP
10004198 Jan 1998 JP
2001085692 Mar 2001 JP
2001-189453 Jul 2001 JP
2001298194 Oct 2001 JP
2001 338987 Dec 2001 JP
2002-009289 Jan 2002 JP
2002110963 Apr 2002 JP
2002-298051 Oct 2002 JP
2002-110977 Dec 2002 JP
2003-229575 Aug 2003 JP
2004-221334 Aug 2004 JP
2005-173606 Dec 2006 JP
10 0222363 Oct 1999 KR
2004 14538 Aug 1992 TW
2005 18310 Nov 1998 TW
508669 Nov 2002 TW
546713 Aug 2003 TW
591798 Jun 2004 TW
594990 Jun 2004 TW
2004 14539 Aug 2004 TW
2004 17034 Sep 2004 TW
I223449 Nov 2004 TW
I231994 May 2005 TW
I238524 Aug 2005 TW
I239102 Sep 2005 TW
0118877 Mar 2001 WO
WO 02095814 Nov 2002 WO
WO 03001604 Jan 2003 WO
WO 03003442 Jan 2003 WO
WO 2005034212 Apr 2005 WO
WO 2005036651 Apr 2005 WO
WO 2005098963 Oct 2005 WO
WO 2006007350 Jan 2006 WO
WO 2006078469 Jul 2006 WO
WO 2007002426 Jan 2007 WO
WO 2007041152 Apr 2007 WO
Non-Patent Literature Citations (20)
Entry
Breed, A., et al., “Dual-gate (FinFET) and tri-gate MOSFETs: simulation and design”, Semiconductor Device Research Symposium, 2003 International, Dec. 10-12, 2003, pp. 150-151.
Buchanan, D. A., et al., “Fabrication of Midgap Metal Gates Compatible with Ultrathin Dielectrics,” Applied Physics Letters, 73.12, (Sep. 21, 1998), pp. 1676-1678.
Claflin, B., et al., “Interface Studies of Tungsten Nitride and Titanium Nitride Composite Metal Gate Electrodes with Thin Dielectric Layers,” Journal of Vacuum Science and Technology A 16.3, (May/Jun. 1998), pp. 1757-1761.
Collaert, N. et al. “A Functional 41-Stage ring oscillator using scaled FinFET devices with 25-nm gate lengths and 10-nm fin widths applicable for the 45-nm CMOS node” IEEE Electron Device Letters, vol. 254, No. 8 (Aug. 2004), pp. 568-570.
Hwang, Jeong-Mo et al., “Novel Polysilicon/Tin Stacked-Gate Structure for Fully-Depleted SOI/CMOS,” International Electronic Devices Meeting Technical Digest, (1992), pp. 345-348.
Nackaerts et al., “A 0.314 μm2 6T-SRAM Cell build with Tall Triple-Gate Devices for 45nm node applications using 0.75NA 193nm lithography,” IDEM, (Dec. 13, 2004), pp. 269-272.
Nowak, Edward J. et al., “Turning Silicon on Its Edge . . . ,” IEEE Circuits & Devices Magazine, vol. 1, (Jan./Feb. 2004), pp. 20-31.
Park, Donggun et al., “3-Dimensional nano-CMOS Transistors to Overcome Scaling Limits,” IEEE 2004, ISBN 0-7803-8511-X, (Oct. 18, 2004), pp. 35-40.
Park, Jong-Tae, et al., “Pi-Gate SOI MOSFET”. IEEE Electron Device Letters, vol. 22, No. 8, Aug. 2001, pp. 405-406.
Sugizaki, T. et al., “Novel Multi-bit SONOS Type Flash Memory Using a High-k Charge Trapping Layer,” VLSI Technology, 2003, Digest of Technical Papers, Symposium on, Jun. 10-12, 2003, (2003), pp. 27-28.
Tang, Stephen H. et al., “FinFET—a quasi-planar double-gate MOSFET”, 2001 IEEE International Solid-State Circuits Conference (Feb. 6, 2001), pp. 1-3.
Tokoro, Kenji et al., “Anisotropic Etching Properties of Silicon in KOH and TMAH Solutions,” International Symposium on Micromechatronics and Human Science, IEEE (1998), pp. 65-70.
Wolf, Stanley et al., “Wet Etching Silicon,” Silicon Processing for the VLSI Era, vol. 1: Process Technology, Lattice Press, Sunset Beach, CA, (Sep. 1986), (3 pgs.).
Wang, X. , et al., “Band alignments in sidewall strained Si/strained SiGe heterostructures”, (May 28, 2002), 1-5.
Yang, Fu-Liang et al., “25nm CMOS Omega FETs” IEEE 2002, 10.3.1-10-.3.4, pp. 255-258.
Doyle, B. et al.: Tri-Gate Fully Depleted CMOS Transistors: Fabrication, Design and Layout. In: Symposium on VLSI Technology Digest of Technical Papers 2003, 2003, 133.
Doyle, B.S. et al.: High Performance Fully-Depleted Tri-Gate CMOS Transistors. In: IEEE Electron Device Letters, 24, 2003, 4, 263.
Colinge, J.P. et al.: Threshold Voltage and Subthreshold Slope of Multiple-Gate SOI MOSFETs. In: IEEE Electron Device Letters, 24, 2003, 8, 515.
Fossum, J.G. et al.: Suppression of Corner Effects in Triple-Gate MOSFETs. In: IEEE Electron Device Letters, 24, 2003, 12, 745.
Colinge, J.P., et al., “SOI Devices for Sub-0.1 μm Gate Lengths”, Proceedings 23rd International Conference on Microelectronics, May 12-15, 2002 pp. 109-113, vol. 1 Ni{hacek over (s)}, Yugoslavia.
Related Publications (1)
Number Date Country
20160284847 A1 Sep 2016 US
Divisions (2)
Number Date Country
Parent 12850582 Aug 2010 US
Child 13021640 US
Parent 11064996 Feb 2005 US
Child 12343400 US
Continuations (7)
Number Date Country
Parent 14702608 May 2015 US
Child 15179884 US
Parent 14465636 Aug 2014 US
Child 14702608 US
Parent 14137804 Dec 2013 US
Child 14465636 US
Parent 13752272 Jan 2013 US
Child 14137804 US
Parent 13453403 Apr 2012 US
Child 13752272 US
Parent 13021640 Feb 2011 US
Child 13453403 US
Parent 12343400 Dec 2008 US
Child 12850582 US