The present disclosure relates to a packaging process, and more particularly to a packaging process to enhance thermal performance of encapsulated flip chip dies.
With the current popularity of portable communication devices and developed semiconductor fabrication technology, high speed and high performance transistors are more densely integrated on semiconductor dies. Consequently, the amount of heat generated by the semiconductor dies will increase significantly due to the large number of transistors integrated on the semiconductor dies, the large amount of power passing through the transistors, and the high operation speed of the transistors. Accordingly, it is desirable to package the semiconductor dies in a configuration for better heat dissipation.
Flip chip assembly technology is widely utilized in semiconductor packaging due to its preferable solder interconnection between flip chip dies and laminate, which eliminates the space needed for wire bonding and die surface area of a package and essentially reduces the overall size of the package. In addition, the elimination of wire connections and implementation of a shorter electrical path from the flip chip die to the laminate reduces undesired inductance and capacitance.
In flip chip assembly, mold compounds, formulated from epoxy resins containing silica particulates, are used to encapsulate and underfill flip chip dies to protect the dies against damage from the outside environment. Some of the mold compounds can be used as a barrier withstanding chemistries such as potassium hydroxide (KOH), sodium hydroxide (NaOH), and acetylcholine (ACH) without breakdown; while some of the mold compounds having good thermal conductive features can be used for heat dissipation of dies.
To accommodate the increased heat generation of high performance dies and to utilize the advantages of flip chip assembly, it is therefore an object of the present disclosure to provide a method to package flip chip dies in a configuration for better heat dissipation. In addition, there is also a need to enhance the thermal performance of encapsulated flip chip dies without increasing the package size.
A flip chip module having at least one flip chip die is disclosed. The flip chip module includes a carrier having a top surface with a first mold compound residing on the top surface. A first mold compound is disposed on the top surface of the carrier. A first thinned flip chip die resides over a first portion of the first mold compound with interconnects extending through the first portion to the top surface wherein the first portion of the mold compound fills a region between the first flip chip die and the top surface. A second mold compound resides over the substrate in contact with the first mold compound and provides a first recess over the first flip chip die wherein the first recess extends to a first die surface of the first flip chip die. A third mold compound resides in the first recess and covers an exposed surface of the flip chip die.
Those skilled in the art will appreciate the scope of the disclosure and realize additional aspects thereof after reading the following detailed description in association with the accompanying drawings.
The accompanying drawings incorporated in and forming a part of this specification illustrate several aspects of the disclosure, and together with the description serve to explain the principles of the disclosure.
The embodiments set forth below represent the necessary information to enable those skilled in the art to practice the disclosure and illustrate the best mode of practicing the disclosure. Upon reading the following description in light of the accompanying drawings, those skilled in the art will understand the concepts of the disclosure and will recognize applications of these concepts not particularly addressed herein. It should be understood that these concepts and applications fall within the scope of the disclosure and the accompanying claims.
It will be understood that, although the terms first, second, etc. may be used herein to describe various elements, these elements should not be limited by these terms. These terms are only used to distinguish one element from another. For example, a first element could be termed a second element, and, similarly, a second element could be termed a first element, without departing from the scope of the present disclosure. As used herein, the term “and/or” includes any and all combinations of one or more of the associated listed items.
It will be understood that when an element such as a layer, region, or substrate is referred to as being “on” or extending “onto” another element, it can be directly on or extend directly onto the other element or intervening elements may also be present. In contrast, when an element is referred to as being “directly on” or extending “directly onto” another element, there are no intervening elements present. Likewise, it will be understood that when an element such as a layer, region, or substrate is referred to as being “over” or extending “over” another element, it can be directly over or extend directly over the other element or intervening elements may also be present. In contrast, when an element is referred to as being “directly over” or extending “directly over” another element, there are no intervening elements present. It will also be understood that when an element is referred to as being “connected” or “coupled” to another element, it can be directly connected or coupled to the other element or intervening elements may be present. In contrast, when an element is referred to as being “directly connected” or “directly coupled” to another element, there are no intervening elements present.
Relative terms such as “below” or “above” or “upper” or “lower” or “horizontal” or “vertical” may be used herein to describe a relationship of one element, layer, or region to another element, layer, or region as illustrated in the Figures. It will be understood that these terms and those discussed above are intended to encompass different orientations of the device in addition to the orientation depicted in the Figures.
The terminology used herein is for the purpose of describing particular embodiments only and is not intended to be limiting of the disclosure. As used herein, the singular forms “a,” “an,” and “the” are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will be further understood that the terms “comprises,” “comprising,” “includes,” and/or “including” when used herein specify the presence of stated features, integers, steps, operations, elements, and/or components, but do not preclude the presence or addition of one or more other features, integers, steps, operations, elements, components, and/or groups thereof.
Unless otherwise defined, all terms (including technical and scientific terms) used herein have the same meaning as commonly understood by one of ordinary skill in the art to which this disclosure belongs. It will be further understood that terms used herein should be interpreted as having a meaning that is consistent with their meaning in the context of this specification and the relevant art and will not be interpreted in an idealized or overly formal sense unless expressly so defined herein.
Both thermoset polymers and thermoplastic polymers are disclosed as mold compounds in this disclosure. Thermoset polymers cross-link together to form an irreversible chemical bond. As such, thermoset polymers cannot be melted and re-molded after curing. A benefit of thermoset polymers is that they provide relatively high levels of dimensional stability in comparison to thermoplastic polymers. Dimensional stability is desirable for encapsulating interconnections between a flip chip die and a carrier.
In contrast, thermoplastic polymers soften when heated and become more fluid when heated past a plasticization temperature. Once cooled below the plasticization temperature, thermoplastic polymers can be reheated to be re-molded as no chemical bonding takes place like that of thermoset polymers. A benefit of thermoplastic polymers is chemical resistance. Another benefit is that additives such as carbon particles and other fillers are usable to provide thermoset polymers with various physical properties. Such fillers are readily mixed with thermoplastic polymers because there are no chemical bonds to interfere with. However, it is to be understood that thermoset polymers can also accommodate some additives and fillers with particular care being taken with regard to ratios and types of additives in comparison to thermoplastic polymers.
For the purpose of this disclosure a thinned flip chip die, also referred to as an etched flip chip die, is one with at least 95% of a semiconductor substrate removed by chemical etching, mechanical grinding, or a combination of chemical etching and mechanical grinding, or peeling. In contrast, a flip chip die with an intact semiconductor substrate is one that has not undergone a substrate removal process. However, it is to be understood that some etching of a semiconductor substrate to provide via holes and patterning can occur and the semiconductor substrate would still be considered an intact semiconductor substrate as long as 95% of an original substrate remains after etching.
The present disclosure relates to a method to enhance the thermal performance of encapsulated flip chip dies.
A first mold compound 26 is then applied over the top surface of the carrier 12 such that the flip chip dies 10 are encapsulated by the first mold compound 26 as illustrated in
With reference to
The next process step is to thin the first mold compound 26 down to expose the back side of the flip chip dies 10, wherein the only exposed component of the flip chip dies 10 will be the substrate 14, as shown in
Next, a wet/dry etchant chemistry, which may be KOH, ACH, NaOH or the like, is used to etch away substantially the entire substrate 14 of each flip chip die 10 to provide an etched flip chip die 10E that has an exposed surface at the bottom of a cavity, as shown in
With reference to
The top surface of the second mold compound 30 is then planarized to ensure each encapsulated etched flip chip die 10E has a flat top surface as shown in
Next, a first mold compound 40 is applied to portions of the top surface of the carrier 12 substantially near each of the plurality of flip chip dies 10 to fill space between the plurality of flip chip dies 10 and the top surface of the carrier 12 (Step 202). The first mold compound 40 is an epoxy resin that has an uncured viscosity of no more than 360 m·Pas when measured with a cone and plate viscometer. This relatively low viscosity in comparison to encapsulating epoxy resins allows the first mold compound 40 to wick between and around the solder interconnections 20 by capillary action. As such, the first mold compound 40 is known in industry as a capillary underfill designed to cure in about eight minutes at 130° C. and about five minutes at 150° C. to minimize stress on the solder interconnections 20. In one embodiment, the first mold compound has a glass transition temperature of 113° C. with a coefficient of thermal expansion of 55 parts per million per ° C. (ppm/° C.) below the glass transition temperature of 113° C. An exemplary material for the first mold compound 40 is made by Henkel and is marketed under the product number UF3808.
In one embodiment, the first mold compound 40 includes an additive powder to increase magnetic permeability. Suitable additive powders include fully sintered nickel zinc (Ni—Zn) ferrite, magnesium zinc (Mg—Zn), and manganese (Mn—Zn) nanopowders having magnetic saturations between 45 and 80 electromagnetic units per gram (emu/g).
The first mold compound 40 is either actively or passively cured (Step 204). Actively curing the first mold compound 40 is accomplished by exposing the first mold compound 40 to energy such as heat energy, light energy, or chemical energy, depending on the material making up the first mold compound 40. Examples of adding energy to cure the first mold compound 40 include heating the first mold compound 40 to a predetermined elevated temperature such as 175° F., exposing the first mold compound 40 to ultraviolet (UV) light, or exposing the first mold compound 40 to an activating chemical vapor or spray. Passively curing the first mold compound 40 would allow the first mold compound 40 to cure over time without intervention. The first mold compound 40 can include additives that enhance thermal properties such as thermal conductivity, electrical properties such as permittivity, and/or magnetic properties such as permeability.
Once the first mold compound 40 is cured, a second mold compound 42 is applied over the top surface of the carrier 12 to encapsulate the plurality of flip chip dies 10 (Step 206). The second mold compound 42 is then passively and/or actively cured (Step 208). Actively curing the second mold compound 42 is accomplished by exposing the second mold compound 42 to energy such as heat energy, light energy, or chemical energy depending on the material making up the second mold compound 42. Passively curing the second mold compound 42 would allow the second mold compound 42 to cure over time without intervention. The second mold compound 42 can include additives that enhance thermal properties such as thermal conductivity, electrical properties such as permittivity, and/or magnetic properties such as permeability. However, it is to be understood that the second mold compound 42 does not necessarily include the same additives or the same amount of additives that may be present in the first mold compound 40. Moreover, the second mold compound 42 does not need to be the same material as the first mold compound 40. Therefore, the second mold compound 42 may or may not be cured the same way as the first mold compound 40. An exemplary material making up the second mold compound 42 is a biphenyl thermoset epoxy manufactured by Hitachi and marketed under the product number GE100-LFCS. In at least one embodiment, the second mold compound 42 and the first mold compound 40 are one in the same. For example, in at least one embodiment, the biphenyl thermoset epoxy would make up both the first mold compound 40 and the second mold compound 42.
The process continues by forming the protective coating 28 (as shown in
The next process step is to thin the first mold compound 40 down to expose the back side of select ones of the plurality of flip chip dies 10, wherein the only exposed component of the flip chip dies 10 will be the substrate 14 (Step 212). As depicted in
Each of the substrates 14 exposed in the previous step are then etched to provide etched dies 10E that each have an exposed surface at an etch stop layer 44 that is disposed over each of the IPD 34 and the MEMS device 36 (Step 214). Once an etchant reaches the etch stop layer 44, the etch process inherently stops due to the chemical composition of the etch stop layer 44. The etch stop layer 44 is typically a dielectric layer such as a buried oxide (BOX) layer. The etch stop layer 44 is not needed and therefore not disposed over the CMOS controller 38.
Turning now to
Next, a dielectric layer 46 is disposed over both the second mold compound 42 and the exposed surface at the etch stop layer 44 at the bottom of a cavity left by etching the substrate 14 of each of the etched flip chip dies 10E (Step 218). The dielectric layer 46 provides a moisture barrier that is not provided by the etch stop layer 44. An exemplary material making up etch stop layer 44 is silicon nitride SiN. The dielectric layer 46 can be between 200 Å to 5000 Å thick and is typically between 1000 Å and 2000 Å thick.
The process continues by applying a third mold compound 48 to substantially fill each cavity and directly contact the exposed surface of each of the etched ones of the plurality of flip chip dies 10 (Step 220). In this exemplary embodiment, the exposed surface is the exposed surface of the dielectric layer 46. Also, as shown in the exemplary embodiment of
The third mold compound 48 is then passively and/or actively cured (Step 222). Actively curing the third mold compound 48 is accomplished by exposing the third mold compound 48 to energy such as heat energy, light energy, or chemical energy depending on the material making up the third mold compound 48. Passively curing the third mold compound 48 would allow the third mold compound 48 to cure over time without intervention. The third mold compound 48 can include additives that enhance thermal properties such as thermal conductivity, electrical properties such as permittivity, and/or magnetic properties such as permeability. However, it is to be understood that the third mold compound 48 does not necessarily include the same additives or the same amount of additives that may be present in either the first mold compound 40 or the second mold compound 42. Moreover, the third mold compound 48 does not need to be the same material as either the first mold compound 40 or the second mold compound 42. Therefore, the third mold compound 48 may or may not be cured the same way as either the first mold compound 40 or the second mold compound 42.
Once the third mold compound 48 is cured, a top surface of the third mold compound 48 is planarized to ensure that each encapsulated etched flip chip die 10E has a flat top surface as shown in
The exemplary polymer material specified in the specification table of
Those skilled in the art will recognize improvements and modifications to the embodiments of the present disclosure. All such improvements and modifications are considered within the scope of the concepts disclosed herein and the claims that follow.
This application claims priority to U.S. provisional patent applications No. 62/202,207, filed Aug. 7, 2016, and No. 62/202,967, filed Aug. 10, 2015. This application is a continuation-in-part of and claims priority to U.S. patent application Ser. No. 14/959,129, filed Dec. 4, 2015, now U.S. Pat. No. 9,613,831, entitled “ENCAPSULATED DIES WITH ENHANCED THERMAL PERFORMANCE,” which claims priority to U.S. provisional patent application No. 62/138,177, filed Mar. 25, 2015. All of the applications listed above are hereby incorporated herein by reference in their entireties.
Number | Name | Date | Kind |
---|---|---|---|
4093562 | Kishimoto | Jun 1978 | A |
4366202 | Borovsky | Dec 1982 | A |
5061663 | Bolt et al. | Oct 1991 | A |
5069626 | Patterson et al. | Dec 1991 | A |
5391257 | Sullivan et al. | Feb 1995 | A |
5459368 | Onishi et al. | Oct 1995 | A |
5646432 | Iwaki et al. | Jul 1997 | A |
5648013 | Uchida et al. | Jul 1997 | A |
5699027 | Tsuji et al. | Dec 1997 | A |
5709960 | Mays et al. | Jan 1998 | A |
5831369 | Furbacher et al. | Nov 1998 | A |
5920142 | Onishi et al. | Jul 1999 | A |
6072557 | Kishimoto | Jun 2000 | A |
6154372 | Kalivas et al. | Nov 2000 | A |
6235554 | Akram et al. | May 2001 | B1 |
6236061 | Walpita | May 2001 | B1 |
6268654 | Glenn et al. | Jul 2001 | B1 |
6426559 | Bryan et al. | Jul 2002 | B1 |
6446316 | Fürbacher et al. | Sep 2002 | B1 |
6578458 | Akram et al. | Jun 2003 | B1 |
6649012 | Masayuki et al. | Nov 2003 | B2 |
6864156 | Conn | Mar 2005 | B1 |
6943429 | Glenn et al. | Sep 2005 | B1 |
6992400 | Tikka et al. | Jan 2006 | B2 |
7042072 | Kim et al. | May 2006 | B1 |
7049692 | Nishimura et al. | May 2006 | B2 |
7109635 | McClure et al. | Sep 2006 | B1 |
7183172 | Lee et al. | Feb 2007 | B2 |
7288435 | Aigner et al. | Oct 2007 | B2 |
7307003 | Reif et al. | Dec 2007 | B2 |
7393770 | Wood et al. | Jul 2008 | B2 |
7427824 | Iwamoto et al. | Sep 2008 | B2 |
7596849 | Carpenter et al. | Oct 2009 | B1 |
7619347 | Bhattacharjee | Nov 2009 | B1 |
7635636 | McClure et al. | Dec 2009 | B2 |
7714535 | Yamazaki et al. | May 2010 | B2 |
7790543 | Abadeer et al. | Sep 2010 | B2 |
7855101 | Furman et al. | Dec 2010 | B2 |
7868419 | Kerr et al. | Jan 2011 | B1 |
7960218 | Ma et al. | Jun 2011 | B2 |
8183151 | Lake | May 2012 | B2 |
8420447 | Tay et al. | Apr 2013 | B2 |
8503186 | Lin et al. | Aug 2013 | B2 |
8643148 | Lin et al. | Feb 2014 | B2 |
8664044 | Jin et al. | Mar 2014 | B2 |
8772853 | Hong et al. | Jul 2014 | B2 |
8791532 | Graf et al. | Jul 2014 | B2 |
8802495 | Kim | Aug 2014 | B2 |
8816407 | Kim et al. | Aug 2014 | B2 |
8835978 | Mauder et al. | Sep 2014 | B2 |
8906755 | Hekmatshoartabari et al. | Dec 2014 | B1 |
8921990 | Park et al. | Dec 2014 | B2 |
8927968 | Cohen et al. | Jan 2015 | B2 |
8963321 | Lenniger et al. | Feb 2015 | B2 |
9165793 | Wang et al. | Oct 2015 | B1 |
9368429 | Ma et al. | Jun 2016 | B2 |
9461001 | Tsai et al. | Oct 2016 | B1 |
20010004131 | Masayuki et al. | Jun 2001 | A1 |
20020185675 | Furukawa | Dec 2002 | A1 |
20040164367 | Park | Aug 2004 | A1 |
20040166642 | Chen et al. | Aug 2004 | A1 |
20040219765 | Reif et al. | Nov 2004 | A1 |
20050037595 | Nakahata | Feb 2005 | A1 |
20050079686 | Aigner et al. | Apr 2005 | A1 |
20050212419 | Vazan et al. | Sep 2005 | A1 |
20060108585 | Gan et al. | May 2006 | A1 |
20060261446 | Wood et al. | Nov 2006 | A1 |
20070020807 | Geefay et al. | Jan 2007 | A1 |
20070069393 | Asahi | Mar 2007 | A1 |
20070075317 | Kato et al. | Apr 2007 | A1 |
20070121326 | Nall et al. | May 2007 | A1 |
20070190747 | Humpston et al. | Aug 2007 | A1 |
20070252481 | Iwamoto et al. | Nov 2007 | A1 |
20070276092 | Kanae et al. | Nov 2007 | A1 |
20080050852 | Hwang et al. | Feb 2008 | A1 |
20080164528 | Cohen et al. | Jul 2008 | A1 |
20080272497 | Lake | Nov 2008 | A1 |
20080315372 | Kuan et al. | Dec 2008 | A1 |
20090008714 | Chae | Jan 2009 | A1 |
20090010056 | Kuo et al. | Jan 2009 | A1 |
20090014856 | Knickerbocker | Jan 2009 | A1 |
20090179266 | Abadeer et al. | Jul 2009 | A1 |
20090261460 | Kuan et al. | Oct 2009 | A1 |
20100012354 | Hedin et al. | Jan 2010 | A1 |
20100029045 | Ramanathan et al. | Feb 2010 | A1 |
20100045145 | Tsuda | Feb 2010 | A1 |
20100081232 | Furman et al. | Apr 2010 | A1 |
20100081237 | Wong et al. | Apr 2010 | A1 |
20100109122 | Ding et al. | May 2010 | A1 |
20100173436 | Ouellet et al. | Jul 2010 | A1 |
20100200919 | Kikuchi | Aug 2010 | A1 |
20110003433 | Harayama et al. | Jan 2011 | A1 |
20110026232 | Lin et al. | Feb 2011 | A1 |
20110036400 | Murphy et al. | Feb 2011 | A1 |
20110062549 | Lin | Mar 2011 | A1 |
20110068433 | Kim et al. | Mar 2011 | A1 |
20110102002 | Riehl et al. | May 2011 | A1 |
20110171792 | Chang et al. | Jul 2011 | A1 |
20120003813 | Chuang et al. | Jan 2012 | A1 |
20120068276 | Lin et al. | Mar 2012 | A1 |
20120094418 | Grama et al. | Apr 2012 | A1 |
20120104495 | Zhu et al. | May 2012 | A1 |
20120119346 | Im | May 2012 | A1 |
20120153393 | Liang et al. | Jun 2012 | A1 |
20120168863 | Zhu et al. | Jul 2012 | A1 |
20120256260 | Cheng et al. | Oct 2012 | A1 |
20120292700 | Khakifirooz et al. | Nov 2012 | A1 |
20120299105 | Cai et al. | Nov 2012 | A1 |
20130001665 | Zhu et al. | Jan 2013 | A1 |
20130015429 | Hong et al. | Jan 2013 | A1 |
20130049205 | Meyer et al. | Feb 2013 | A1 |
20130099315 | Zhu et al. | Apr 2013 | A1 |
20130147009 | Kim | Jun 2013 | A1 |
20130155681 | Nall | Jun 2013 | A1 |
20130196483 | Dennard et al. | Aug 2013 | A1 |
20130200456 | Zhu et al. | Aug 2013 | A1 |
20130280826 | Scanlan et al. | Oct 2013 | A1 |
20130299871 | Mauder et al. | Nov 2013 | A1 |
20140134803 | Kelly et al. | May 2014 | A1 |
20140168014 | Chih et al. | Jun 2014 | A1 |
20140197530 | Meyer et al. | Jul 2014 | A1 |
20140210314 | Bhattacharjee et al. | Jul 2014 | A1 |
20140252566 | Kerr et al. | Sep 2014 | A1 |
20140252567 | Carroll et al. | Sep 2014 | A1 |
20140264813 | Lin et al. | Sep 2014 | A1 |
20140264818 | Lowe, Jr. et al. | Sep 2014 | A1 |
20140306324 | Costa et al. | Oct 2014 | A1 |
20140327003 | Fuergut et al. | Nov 2014 | A1 |
20140327150 | Jung et al. | Nov 2014 | A1 |
20140346573 | Adam et al. | Nov 2014 | A1 |
20150115416 | Costa et al. | Apr 2015 | A1 |
20150130045 | Tseng et al. | May 2015 | A1 |
20150235990 | Cheng et al. | Aug 2015 | A1 |
20150235993 | Cheng et al. | Aug 2015 | A1 |
20150243881 | Sankman et al. | Aug 2015 | A1 |
20150255368 | Costa | Sep 2015 | A1 |
20150262844 | Meyer et al. | Sep 2015 | A1 |
20150279789 | Mahajan et al. | Oct 2015 | A1 |
20150311132 | Kuo et al. | Oct 2015 | A1 |
20150364344 | Yu et al. | Dec 2015 | A1 |
20150380523 | Hekmatshoartabari et al. | Dec 2015 | A1 |
20160002510 | Champagne et al. | Jan 2016 | A1 |
20160079137 | Leipold et al. | Mar 2016 | A1 |
20160093580 | Scanlan et al. | Mar 2016 | A1 |
20160155706 | Yoneyama et al. | Jun 2016 | A1 |
Number | Date | Country |
---|---|---|
103811474 | May 2014 | CN |
2996143 | Mar 2016 | EP |
2006005025 | Jan 2006 | JP |
2007227439 | Sep 2007 | JP |
2008235490 | Oct 2008 | JP |
2008279567 | Nov 2008 | JP |
2009026880 | Feb 2009 | JP |
2009530823 | Aug 2009 | JP |
2007074651 | Jul 2007 | WO |
Entry |
---|
Applicant-Initiated Interview Summary for U.S. Appl. No. 13/852,648, dated Jan. 27, 2014, 4 pages. |
Advisory Action for U.S. Appl. No. 13/852,648, dated Mar. 7, 2014, 4 pages. |
Notice of Allowance for U.S. Appl. No. 13/852,648, dated Jun. 16, 2014, 9 pages. |
Notice of Allowance for U.S. Appl. No. 13/852,648, dated Sep. 26, 2014, 8 pages. |
Notice of Allowance for U.S. Appl. No. 13/852,648, dated Jan. 22, 2015, 8 pages. |
Non-Final Office Action for U.S. Appl. No. 13/852,648, dated Jun. 24, 2015, 20 pages. |
Final Office Action for U.S. Appl. No. 13/852,648, dated Oct. 22, 2015, 20 pages. |
Non-Final Office Action for U.S. Appl. No. 13/852,648, dated Feb. 19, 2016, 12 pages. |
Non-Final Office Action for U.S. Appl. No. 14/315,765, dated Jan. 2, 2015, 6 pages. |
Final Office Action for U.S. Appl. No. 14/315,765, dated May 11, 2015, 17 pages. |
Advisory Action for U.S. Appl. No. 14/315,765, dated Jul. 22, 2015, 3 pages. |
Non-Final Office Action for U.S. Appl. No. 14/260,909, dated Mar. 20, 2015, 20 pages. |
Final Office Action for U.S. Appl. No. 14/260,909, dated Aug. 12, 2015, 18 pages. |
Non-Final Office Action for U.S. Appl. No. 14/261,029, dated Dec. 5, 2014, 15 pages. |
Notice of Allowance for U.S. Appl. No. 14/261,029, dated Apr. 27, 2015, 10 pages. |
Corrected Notice of Allowability for U.S. Appl. No. 14/261,029, dated Nov. 17, 2015, 5 pages. |
Non-Final Office Action for U.S. Appl. No. 14/529,870, dated Feb. 12, 2016, 14 pages. |
Non-Final Office Action for U.S. Appl. No. 14/715,830, dated Apr. 13, 2016, 16 pages. |
Extended European Search Report for European Patent Application No. 15184861.1, dated Jan. 25, 2016, 6 pages. |
Non-Final Office Action for U.S. Appl. No. 12/906,689, dated May 27, 2011, 13 pages. |
Non-Final Office Action for U.S. Appl. No. 12/906,689, dated Nov. 4, 2011, 20 pages. |
Search Report for Japanese Patent Application No. 2011-229152, dated Feb. 22, 2013, 58 pages. |
Office Action for Japanese Patent Application No. 2011-229152, dated May 10, 2013, 7 pages. |
Final Rejection for Japanese Patent Application No. 2011-229152, dated Oct. 25, 2013, 2 pages. |
Final Office Action for U.S. Appl. No. 13/852,648, dated Jul. 20, 2016, 14 pages. |
Notice of Allowance for U.S. Appl. No. 14/529,870, dated Jul. 15, 2016, 8 pages. |
Office Action of the Intellectual Property Office for Taiwanese Patent Application No. 104130224, dated Jun. 15, 2016, 9 pages. |
Author Unknown, “Fully Sintered Ferrite Powders,” Powder Processing and Technology, LLC, Date Unknown, 1 page. |
Author Unknown, “Hysol UF3808,” Henkel Corporation, Technical Data Sheet, May 2013, 2 pages. |
Final Office Action for U.S. Appl. No. 14/715,830, dated Sep. 6, 2016, 13 pages. |
Non-Final Office Action for U.S. Appl. No. 14/851,652, dated Oct. 7, 2016, 10 pages. |
Notice of Allowance for U.S. Appl. No. 14/959,129, dated Oct. 11, 2016, 8 pages. |
International Search Report and Written Opinion for PCT/US2016/045809, dated Oct. 7, 2016, 11 pages. |
Author Unknown, “96% Alumina, thick-film, as fired,” MatWeb, Date Unknown, date accessed Apr. 6, 2016, 2 pages, http://www.matweb.com/search/DataSheetaspx?MatGUID=3996a734395a4870a9739076918c4297&ckck=1. |
Author Unknown, “PolyOne Therma-Tech™ LC-5000C TC LCP,” MatWeb, Date Unknown, date accessed Apr. 6, 2016, 2 pages, http://www.matweb.com/search/datasheeftext.aspx?matguid=89754e8bb26148d083c5ebb05a0cbff1. |
Micak, R. et al., “Photo-Assisted Electrochemical Machining of Micromechanical Structures,” Proceedings of Micro Electro Mechanical Systems, Feb. 7-10, 1993, Fort Lauderdale, FL, IEEE, pp. 225-229. |
Non-Final Office Action for U.S. Appl. No. 15/173,037, dated Jan. 10, 2017, 8 pages. |
Non-Final Office Action for U.S. Appl. No. 14/885,202, dated Apr. 14, 2016, 5 pages. |
Final Office Action for U.S. Appl. No. 14/885,202, dated Sep. 27, 2016, 7 pages. |
Advisory Action for U.S. Appl. No. 14/885,202, dated Nov. 29, 2016, 3 pages. |
Notice of Allowance for U.S. Appl. No. 14/885,202, dated Jan. 27, 2017, 7 pages. |
Notice of Allowance for U.S. Appl. No. 14/885,243, dated Aug. 31, 2016, 8 pages. |
Ali, K. Ben et al., “RE SOI CMOS Technology on Commercial Trap-Rich High Resistivity SOI Wafer,” 2012 IEEE International SOI Conference (SOI), Oct. 1-4, 2012, Napa, California, IEEE, 2 pages. |
Anderson, D.R., “Thermal Conductivity of Polymers,” Sandia Corporation, Mar. 8, 1966, pp. 677-690. |
Author Unknown, “CoolPoly D5108 Thermally Conductive Polyphenylene Sulfide (PPS),” Cool Polymers, Inc., Aug. 8, 2007, 2 pages. |
Author Unknown, “CoolPoly D5506 Thermally Conductive Liquid Crystalline Polymer (LCP),” Cool Polymers, Inc., Dec. 12, 2013, 2 pages. |
Author Unknown, “CoolPoly D-Series—Thermally Conductive Dielectric Plastics,” Cool Polymers, Retrieved Jun. 24, 2013, http://coolpolymers.com/dseries.asp, 1 page. |
Author Unknown, “CoolPoly E2 Thermally Conductive Liquid Crystalline Polymer (LCP),” Cool Polymers, Inc., 2007, http://www.coolpolymers.com/Files/DS/Datasheet—e2.pdf, 1 page. |
Author Unknown, “CoolPoly E3605 Thermally Conductive Polyamide 4,6 (PA 4,6),” Cool Polymers, Inc., Aug. 4, 2007, 1 page, http://www.coolpolymers.com/Files/DS/Datasheet—e3605.pdf. |
Author Unknown, “CoolPoly E5101 Thermally Conductive Polyphenylene Sulfide (PPS),” Cool Polymers, Inc., Aug. 27, 2007, 1 page, http://www.coolpolymers.com/Files/DS/Datasheet—e5101.pdf. |
Author Unknown, “CoolPoly E5107 Thermally Conductive Polyphenylene Sulfide (PPS),” Cool Polymers, Inc., Aug. 8, 2007, 1 page, http://coolpolymers.com/Files/DS/Datasheet—e5107.pdf. |
Author Unknown, “CoolPoly Selection Tool,” Cool Polymers, Inc., 2006, 1 page, http://www.coolpolymers.com/select.asp?Application=Substrates+%26+Electcronic—Packaging. |
Author Unknown, “CoolPoly Thermally Conductive Plastics for Dielectric Heat Plates,” Cool Polymers, Inc. 2006, 2 pages, http://www.coolpolymers.com/heatplate.asp. |
Author Polymers, Unknown, “CoolPoly Thermally Conductive Plastics for Substrates and Electronic Packaging,” Cool Inc., 2005, 1 page. |
Author Unknown, “Electrical Properties of Plastic Materials,” Professional Plastics, Oct. 28, 2011, http://www.professionalplastics.com/professionalplastics/ElectricalPropertiesofPlastics.pdf, accessed Dec. 18, 2014, 4 pages. |
Author Unknown, “Heat Transfer,” Cool Polymers, Inc., 2006, http://www.coolpolymers.com/heattrans.html, 2 pages. |
Author Unknown, “Plastics that Conduct Heat,” Plastics Technology Online, Jun. 2001, Retrieved Jun. 24, 2013, http://www.ptonline.com/articles/plastics-that-conduct-heat, 4 pages. |
Author Unknown, “Sapphire Substrate,” from CRC Handbook of Chemistry and Physics, Date Unknown, 1 page. |
Author Unknown, “Thermal Properties of Plastic Materials,” Professional Plastics, Aug. 21, 2010, http://www.professionalplastics.com/professionalplastics/ThermalPropertiesofPlasticMaterials.pdf, accessed Dec. 18, 2014, 4 pages. |
Author Unknown, “Thermal Properties of Solids,” PowerPoint Presentation, No Date, 28 slides, http://www.phys.huji.ac.il/Phys—Hug/Lectures/77602/PHONONS—2—thermal.pdf. |
Author Unknown, “Thermal Resistance & Thermal Conductance,” C-Therm Technologies Ltd., accessed Sep. 19, 2013, 4 pages, http://www.ctherm.com/products/tci—thermal—conductivity/helpful—links—tools/thermal—resistance—thermal—conductance/. |
Beck, D., et al., “CMOS on FZ-High Resistivity Substrate for Monolithic Integration of SiGe-RF-Circuitry and Readout Electronics,” IEEE Transactions on Electron Devices, vol. 44, No. 7, Jul. 1997, pp. 1091-1101. |
Botula, A., et al., “A Thin-Film SOI 180nm CMOS RF Switch Technology,” IEEE Topical Meeting on Silicon Monolithic Integrated Circuits in RF Systems, (SiRF '09), Jan. 2009, pp. 1-4. |
Carroll, M., et al., “High-Resistivity SOI CMOS Cellular Antenna Switches,” Annual IEEE Compound Semiconductor Integrated Circuit Symposium, (CISC 2009), Oct. 2009, pp. 1-4. |
Colinge, J.P., et al., “A Low-Voltage, Low-Power Microwave SOI MOSFET,” Proceedings of 1996 IEEE International SOI Conference, Oct. 1996, pp. 128-129. |
Costa, J. et al., “Silicon RFCMOS SOI Technology with Above-IC MEMS Integration for Front End Wireless Applications,” Bipolar/BiCMOS Circuits and Technology Meeting, 2008, BCTM 2008, IEEE, pp. 204-207. |
Costa, J., “RFCMOS SOI Technology for 4G Reconfigurable RF Solutions,” Session WEC1-2, Proceedings of the 2013 IEEE International Microwave Symposium, 4 pages. |
Esfeh, Babak Kazemi et al., “RF Non-Linearities from Si-Based Substrates,” 2014 International Workshop on Integrated Nonlinear Microwave and Millimetre-wave Circuits (INMMiC), Apr. 2-4, 2014, IEEE, 3 pages. |
Finne, R. M. et al., “A Water-Amine-Complexing Agent System for Etching Silicon,” Journal of the Electrochemical Society, vol. 114, No. 9, Sep. 1967, pp. 965-970. |
Gamble, H. S. et al., “Low-Loss CPW Lines on Surface Stabilized High-Resistivity Silicon,” IEEE Microwave and Guided Wave Letters, vol. 9, No. 10, Oct. 1999, pp. 395-397. |
Huang, Xingyi, et al., “A Review of Dielectric Polymer Composites with High Thermal Conductivity,” IEEE Electrical Insulation Magazine, vol. 27, No. 4, Jul./Aug. 2011, pp. 8-16. |
Joshi, V. et al., “MEMS Solutions in RF Applications,” 2013 IEEE SOI-3D-Subthreshold Microelectronics Technology Unified Conference (S3S), Oct. 2013, IEEE, 2 pages. |
Jung, Boo Yang, et al., “Study of FCMBGA with Low CTE Core Substrate,” 2009 Electronic Components and Technology Conference, May 2009, pp. 301-304. |
Kerr, D.C., et al., “Identification of RF Harmonic Distortion on Si Substrates and Its Reduction Using a Trap-Rich Layer,” IEEE Topical Meeting on Silicon Monolithic Integrated Circuits in RF Systems, (SiRF 2008), Jan. 2008, pp. 151-154. |
Lederer, D., et al., “New Substrate Passivation Method Dedicated to HR SOI Wafer Fabrication with Increased Substrate Resistivity,” IEEE Electron Device Letters, vol. 26, No. 11, Nov. 2005, pp. 805-807. |
Lederer, Dimitri et al., “Substrate loss mechanisms for microstrip and CPW transmission lines on lossy silicon wafers,” Solid-State Electronics, vol. 47, No. 11, Nov. 2003, pp. 1927-1936. |
Lee, Kwang Hong et al., “Integration of III-V materials and Si-CMOS through double layer transfer process,” Japanese Journal of Applied Physics, vol. 54, Jan. 2015, pp. 030209-1 to 030209-5. |
Lee, Tzung-Yin, et al., “Modeling of SOI FET for RF Switch Applications,” IEEE Radio Frequency Integrated Circuits Symposium, May 23-25, 2010, Anaheim, CA, IEEE, pp. 479-482. |
Lu, J.Q., et al., “Evaluation Procedures for Wafer Bonding and Thinning of Interconnect Test Structures for 3D ICs,” Proceedings of the IEEE 2003 International Interconnect Technology Conference, Jun. 2-4, 2003, pp. 74-76. |
Mamunya, YE.P., et al., “Electrical and Thermal Conductivity of Polymers Filled with Metal Powders,” European Polymer Journal, vol. 38, 2002, pp. 1887-1897. |
Mansour, Raafat R., “RF MEMS-CMOS Device Integration,” IEEE Microwave Magazine, vol. 14, No. 1, Jan. 2013, pp. 39-56. |
Mazuré, C. et al., “Advanced SOI Substrate Manufacturing,” 2004 IEEE International Conference on Integrated Circuit Design and Technology, 2004, IEEE, pp. 105-111. |
Morris, Art, “Monolithic Integration of RF-MEMS within CMOS,” 2015 International Symposium on VLSI Technology, Systems and Application (VLSI-TSA), Apr. 27-29, 2015, IEEE, 2 pages. |
Niklaus, F., et al., “Adhesive Wafer Bonding,” Journal of Applied Physics, vol. 99, No. 3, Mar. 11, 2001 (2006), 28 pages. |
Parthasarathy, S., et al., “RE SOI Switch FET Design and Modeling Tradeoffs for GSM Applications,” 2010 23rd International Conference on VLSI Design, (VLSID '10), Jan. 2010, pp. 194-199. |
Raskin, Jean-Pierre et al., “Substrate Crosstalk Reduction Using SOI Technology,” IEEE Transactions on Electron Devices, vol. 44, No. 12, Dec. 1997, pp. 2252-2261. |
Raskin, J.P., et al., “Coupling Effects in High-Resistivity SIMOX Substrates for VHF and Microwave Applications,” Proceedings of 1995 IEEE International SOI Conference, Oct. 1995, pp. 62-63. |
Rong, B., et al., “Surface-Passivated High-Resistivity Silicon Substrates for RFICs,” IEEE Electron Device Letters, vol. 25, No. 4, Apr. 2004, pp. 176-178. |
Tombak, A., et al., “High-Efficiency Cellular Power Amplifiers Based on a Modified LDMOS Process on Bulk Silicon and Silicon-on-Insulator Substrates with Integrated Power Management Circuitry,” IEEE Transactions on Microwave Theory and Techniques, vol. 60, No. 6, Jun. 2012, pp. 1862-1869. |
Yamanaka, A., et al., “Thermal Conductivity of High-Strength Polyetheylene Fiber and Applications for Cryogenic Use,” International Scholarly Research Network, ISRN Materials Science, vol. 2011, Article ID 718761, May 25, 2011, 10 pages. |
Non-Final Office Action for U.S. Appl. No. 13/852,648, dated Jul. 18, 2013, 20 pages. |
Final Office Action for U.S. Appl. No. 13/852,648, dated Nov. 26, 2013, 21 pages. |
Notice of Allowance for U.S. Appl. No. 14/715,830, dated Feb. 10, 2017, 8 pages. |
Notice of Allowance for U.S. Appl. No. 14/715,830, dated Mar. 2, 2017, 8 pages. |
Non-Final Office Action for U.S. Appl. No. 15/085,185, dated Feb. 15, 2017, 10 pages. |
Non-Final Office Action for U.S. Appl. No. 15/293,947, dated Apr. 7, 2017, 12 pages. |
Notice of Allowance for U.S. Appl. No. 14/851,652, dated Apr. 11, 2017, 9 pages. |
Final Office Action for U.S. Appl. No. 15/173,037, dated May 2, 2017, 13 pages. |
Non-Final Office Action for U.S. Appl. No. 15/353,346, dated May 23, 2017, 15 pages. |
Non-Final Office Action for U.S. Appl. No. 15/085,185, dated Jun. 6, 2017, 5 pages. |
Notice of Allowance for U.S. Appl. No. 15/293,947, dated Aug. 14, 2017, 7 pages. |
Corrected Notice of Allowance for U.S. Appl. No. 14/851,652, dated Jul. 24, 2017, 6 pages. |
Advisory Action for U.S. Appl. No. 15/173,037, dated Jul. 20, 2017, 3 pages. |
Notice of Allowance for U.S. Appl. No. 15/173,037, dated Aug. 9, 2017, 7 pages. |
Non-Final Office Action for U.S. Appl. No. 15/262,457, dated Aug. 7, 2017, 10 pages. |
Notice of Allowance for U.S. Appl. No. 15/287,273, dated Jun. 30, 2017, 8 pages. |
Corrected Notice of Allowability for U.S. Appl. No. 15/287,273, dated Jul. 21, 2017, 5 pages. |
Notice of Allowance for U.S. Appl. No. 14/885,202, dated Jul. 24, 2017, 8 pages. |
Corrected Notice of Allowance for U.S. Appl. No. 14/851,652, dated Sep. 6, 2017, 5 pages. |
Notice of Allowance for U.S. Appl. No. 15/408,560, dated Sep. 25, 2017, 8 pages. |
Notice of Allowance for U.S. Appl. No. 15/287,202, dated Aug. 25, 2017, 11 pages. |
Notice of Allowance for U.S. Appl. No. 15/353,346, dated Sep. 25, 2017, 9 pages. |
Supplemental Notice of Allowability for U.S. Appl. No. 15/287,273, dated Sep. 7, 2017, 5 pages. |
Non-Final Office Action for U.S. Appl. No. 15/652,867, dated Oct. 10, 2017, 5 pages. |
Fillion R. et al., “Development of a Plastic Encapsulated Multichip Technology for High Volume, Low Cost commercial Electronics,” Electronic Components and Technology Conference, vol. 1, May 1994, IEEE, 5 pages. |
International Search Report and Written Opinion for PCT/US2017/046744, dated Nov. 27, 2017, 17 pages. |
International Search Report and Written Opinion for PCT/US2017/046758, dated Nov. 16, 2017, 19 pages. |
International Search Report and Written Opinion for PCT/US2017/046779, dated Nov. 29, 2017, 17 pages. |
Bernheim et al., “Chapter 9: Lamination,” Tools and Manufacturing Engineers Handbook (book), Apr. 1, 1996, Society of Manufacturing Engineers, p. 9-1. |
Henawy, Mahmoud Al et al., “New Thermoplastic Polymer Substrate for Microstrip Antennas at 60 GHz,” German Microwave Conference, Mar. 15-17, 2010, Berlin, Germany, IEEE, pp. 5-8. |
Non-Final Office Action for U.S. Appl. No. 15/616,109, dated Oct. 23, 2017, 16 pages. |
Corrected Notice of Allowability for U.S. Appl. No. 14/851,652, dated Oct. 20, 2017, 5 pages. |
Final Office Action for U.S. Appl. No. 15/262,457, dated Dec. 19, 2017, 12 pages. |
Supplemental Notice of Allowability and Applicant-Initiated Interview Summary for U.S. Appl. No. 15/287,273, dated Oct. 18, 2017, 6 pages. |
Supplemental Notice of Allowability for U.S. Appl. No. 15/287,273, dated Nov. 2, 2017, 5 pages. |
Notice of Allowance for U.S. Appl. No. 14/872,910, dated Nov. 17, 2017, 11 pages. |
Notice of Allowance for U.S. Appl. No. 15/648,082, dated Nov. 29, 2017, 8 pages. |
Non-Final Office Action for U.S. Appl. No. 15/652,826, dated Nov. 3, 2017, 5 pages. |
Non-Final Office Action for U.S. Appl. No. 15/491,064, dated Jan. 2, 2018, 9 pages. |
Number | Date | Country | |
---|---|---|---|
20160343592 A1 | Nov 2016 | US |
Number | Date | Country | |
---|---|---|---|
62202207 | Aug 2015 | US | |
62202967 | Aug 2015 | US | |
62138177 | Mar 2015 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 14959129 | Dec 2015 | US |
Child | 15229780 | US |