Claims
- 1. A semiconductor device which comprises:
- (a) first and second horizontally adjacent conductors formed on a substrate;
- (b) a porous dielectric between said first and second conductors, said porous dielectric having an average height of 75% to 150% the height of said conductors, said porous dielectric having a porosity in the range of 30% to 95% and an average pore diameter of less than 80 nm; and
- (c) a non-porous dielectric layer deposited over said first and second conductors and said porous dielectric, said non-porous layer having a height at least 50% the height of said conductors as measured over said conductors, whereby the capacitive coupling between conductors on the same level is substantially reduced compared to a solid silicon dioxide dielectric and the mechanical properties of a solid interlayer dielectric are substantially preserved.
- 2. The semiconductor device of claim 1, wherein said non-porous dielectric layer comprises substantially all of an interlayer dielectric.
- 3. The semiconductor device of claim 1, wherein said porous dielectric has a porosity in the range of 50% to 75%.
- 4. The semiconductor device of claim 1, wherein said porous dielectric has pore diameters in the approximate range of 2 nm to 25 nm.
- 5. The semiconductor device of claim 1, wherein said porous dielectric is hydrophobic.
- 6. The semiconductor device of claim 1, further comprising a passivating layer covering the sides of said first and second conductors.
- 7. The semiconductor device of claim 6, wherein said passivating layer is comprised of materials selected from the group consisting of: silicon nitride, silicon dioxide, silicon oxynitride, and combinations thereof.
- 8. The semiconductor device of claim 1, wherein said conductors are comprised of materials selected from the group consisting of: aluminum, copper, titanium, platinum, gold, tungsten, polysilicon, tantalum, nickel, TiN, TiSi.sub.2, and combinations thereof.
- 9. The semiconductor device of claim 1, wherein said non-porous dielectric layer is comprised of materials selected from the group consisting of: silicon dioxide, silicon nitride, silicon oxynitride, organic polymers, and combinations thereof.
- 10. A semiconductor device which comprises:
- (a) a first layer of patterned conductors formed on a substrate;
- (b) a porous dielectric layer deposited between said patterned conductors, said porous dielectric having an average height of 75% to 150% the height of said conductors, said porous dielectric having a porosity in the range of 30% to 95% and an average pore diameter of less than 80 nm;
- (c) a non-porous dielectric layer deposited over said conductors and said porous dielectric layer;
- (d) one or more metal-filled vias passing through said non-porous dielectric layer for providing electrical connection to said first patterned conductors; and
- (e) at least one second-level conductor formed upon said non-porous dielectric layer and electrically connected to said first conductors, whereby the capacitive coupling between conductors on the first layer is substantially reduced compared to a solid silicon dioxide dielectric and the mechanical properties of a solid interlayer dielectric are substantially preserved.
- 11. The semiconductor device of claim 10, wherein said non-porous dielectric layer is comprised of at least a bottom sublayer and a top sublayer, said bottom sublayer being conformal and said top sublayer being planarized.
- 12. The semiconductor device of claim 10, further comprising a passivating layer covering the sides and tops of said first patterned conductors.
Parent Case Info
This application is a Continuation of application of Ser. No. 08/473,840, filed on Jun. 7, 1995, now abandoned which is a Divisional application of Ser. No. 08/246,432 filed on May 20, 1994 now U.S. Pat. No. 5,488,015, entitled Interconnect Structure with an Integrated Low Density Dielectric, by the following inventors: Robert H. Havemann, Shin-Puu, Bruce E. Gnade, and Chih-Chan Cho.
US Referenced Citations (14)
Foreign Referenced Citations (12)
Number |
Date |
Country |
0 333 132 A3 |
Sep 1989 |
EPX |
0 494 745 A3 |
Jul 1992 |
EPX |
0 536 410 A1 |
Apr 1993 |
EPX |
0 599 730 A3 |
Jun 1994 |
EPX |
0 680 084 A1 |
Feb 1995 |
EPX |
3345040 |
Jun 1985 |
DEX |
0051625 |
Feb 1989 |
JPX |
0059815 |
Mar 1989 |
JPX |
0152656 |
May 1992 |
JPX |
0084787 |
Mar 1994 |
JPX |
0097163 |
Apr 1994 |
JPX |
2 266 181 |
Oct 1993 |
GBX |
Non-Patent Literature Citations (6)
Entry |
Patent Abstracts of Japan, vol. 012, No. 498 (E698) 24 Dec. '88. |
U.S. Serial No. 08/137,658, Filed Oct. 15, 1993. |
U.S. Serial No. 08/250,137, Filed May 27, 1994. |
Silicon Processing for The VLSI Era, vol. II: Process Integration, Stanley Wolf PhD, pp. 222-239. |
U.S. Serial No. 08/234,100, Filed Apr. 28, 1994. |
U.S. Serial No. 08/234,099, Filed Apr. 28, 1994. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
246432 |
May 1994 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
473840 |
Jun 1995 |
|