Claims
- 1. A method of retrieval of a semiconductor die and placement at an assembly location of said semiconductor die in a package assembly including at least a base and a clip including a biasing element, said semiconductor die to be interposed between said base and said clip in an assembled package, comprising:providing a spatially translatable die placement assembly; retrieving a clip with said spatially translatable die placement assembly; retrieving a semiconductor die with said die spatially translatable placement assembly so that said die lies adjacent said biasing element; placing said semiconductor die over said package base with die bond pads in alignment with electrical contacts carried by said base; translating said aligned semiconductor die into electrical communication with said electrical contacts; and securing said clip to said base with said aligned semiconductor die interposed therebetween.
- 2. The method of claim 1, further including retrieving a lid with said spatially translatable die placement assembly so that said lid lies adjacent said biasing element prior to retrieval of said semiconductor die, and retrieving said semiconductor die so that said lid abuts said biasing element and said semiconductor die abuts said lid.
- 3. The method of claim 2, further including retrieving said lid and said semiconductor die with a vacuum quill.
- 4. The method of claim 3, further including retrieving said lid and said semiconductor die with independent vacuum passages resident in said vacuum quill.
- 5. The method of claim 1, further comprising retrieving said clip with a vacuum port carried by said semiconductor die placement assembly.
- 6. The method of claim 1, further comprising mechanically flexing at least a portion of said clip during assembly of said clip to said base.
- 7. The method of claim 6, further comprising releasing said flexed portion of said clip after assembly of said clip to said base to secure said clip to said base.
- 8. The method of claim 1, further comprising testing electrical continuity between said die bond pads and said base electrical contacts.
- 9. The method of claim 1, wherein said alignment is effected through recognition of selected topographical features on said semiconductor die and said base.
- 10. The method of claim 9, wherein said recognition is effected visually.
- 11. The method of claim 9, wherein said recognition is effected by associating topographical features stored in machine-readable memory with actual features recognized on said semiconductor die and said base.
CROSS REFERENCE TO RELATED APPLICATION
This application is a divisional of application Ser. No. 09/170,844, filed Oct. 13, 1998, now U.S. Pat. No. 5,955,877 issued Sep. 21, 1999, which is a divisional of application Ser. No. 08/693,398, filed Aug. 7, 1996, now U.S. Pat. No. 5,894,218, issued Apr. 13, 1999, which is a continuation-in-part of U.S. patent application Ser. No. 08/228,809, filed Apr. 18, 1994, now abandoned.
US Referenced Citations (85)
Foreign Referenced Citations (3)
Number |
Date |
Country |
55-41775 |
Mar 1980 |
JP |
55-128840 |
Oct 1980 |
JP |
55-164376 |
Dec 1980 |
JP |
Non-Patent Literature Citations (8)
Entry |
Larry Gilg, Lo-Soun Su, Mark Louis, “Known Good Die (KGD) Assurance Technologies: United States Competitive Assessment,” Sematech, Jul. 31, 1995. |
“Flip Chip Interconnect Technology, Process and Test Methods for Known Good Die,” ETEC. (Date Unavailable). |
Advertisement of Schunk Precision Workholding Systems, THK Cross roller table type VRT/VRU. (Date Unavailable). |
Dr. Larry Schmitt, “A Vision of Vision in the Gigabit Era,” Semiconductor International, pp. 120-124, Jun. 1993. |
“Equipment, Processes and Methods for High Volume KGD Production,” Third Annual Manufacturing Test Conference, pp. 150-171, Jul. 1994. |
Known Good Die Workshop, Sematech, Sep. 13 & 14, 1995. |
Andrews et al., Consortia for Known Good Die (KGD), Feb. 1994. |
Poole, Lon, “Your Computer Revealed: Inside the Processor”, MacWorld, Oct. 1992, pp. 136-142. |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
08/228809 |
Apr 1994 |
US |
Child |
08/693398 |
|
US |