Claims
- 1. A semiconductor device having a semiconductor die having integrated circuitry and including a plurality of bond pads, each bond pad connected to at least a portion of said integrated circuitry, said semiconductor device comprising:
at least one electrically conductive wire bond between a first bond pad and a second bond pad selected from said plurality of bond pads for a connection therebetween, said first bond pad and second bond pad interconnected via a portion of said integrated circuitry having a voltage drop therebetween, said at least one electrically conductive wire bond bypassing said voltage drop, said first bond pad and said second bond pad optionally connected to a third bond pad selected from said plurality of bond pads via said portion of said integrated circuitry.
- 2. The semiconductor device according to claim 1, wherein said third bond pad connects to a fourth bond pad selected from said plurality of bond pads via a wire bond.
- 3. The semiconductor device according to claim 1, wherein said first bond pad comprises a bond pad connected to an internal voltage line and said second bond pad comprises a bond pad connected to an external voltage line.
- 4. A semiconductor device a semiconductor die including integrated circuitry and including a plurality of bond pads, each bond pad connected to at least a portion of said integrated circuitry, said semiconductor device comprising:
at least one electrically conductive wire bond between a first bond pad and a second bond pad selected from said plurality of bond pads and used as an electrical connection between said first and second bond pads, said first bond pad and second bond pad interconnected via said at least portions of said integrated circuitry having a voltage drop therebetween, said at least one electrically conductive wire bond bypassing said voltage drop.
- 5. A semiconductor device having a semiconductor die having an active surface having integrated circuitry, said semiconductor die having thereon a first bond pad connected to a first internal bus within said integrated circuitry and a second bond pad connected to a second internal bus within said integrated circuitry; said semiconductor device comprising:
at least one electrically conductive wire bond between said first bond pad and said second bond pad for electrical connection between said first bond pad and second bond pad, said first bond pad and said second bond pad interconnected via said integrated circuitry having a voltage drop therebetween, said at least one electrically conductive wire bond bypassing said voltage drop.
- 6. The semiconductor device according to claim 5, wherein said first bond pad and said second bond pad are optionally connected to a third bond pad selected from bond pads on said active surface via said integrated circuitry.
- 7. The semiconductor device according to claim 6, wherein said third bond pad connects to a fourth bond pad selected from bond pads on said active surface via a wire bond.
- 8. The semiconductor device according to claim 5, wherein said first bond pad comprises a bond pad connected to an internal voltage line and said second bond pad comprises a bond pad connected to an external voltage line.
- 9. A semiconductor device having a semiconductor die having an active surface having integrated circuitry and including thereon a first bond pad connected to a first internal bus within said integrated circuitry and a second bond pad connected to a second internal bus within said integrated circuitry, said first bond pad and said second bond pad interconnected via said integrated circuitry, said first bond pad and said second bond pad having a voltage drop therebetween, said semiconductor device comprising:
at least one bond wire between said first bond pad and said second bond pad for a connection therebetween, said at least one bond wire bypassing said voltage drop.
- 10. A semiconductor wafer having fabricated thereon at least one semiconductor die, said semiconductor die having an active surface having integrated circuitry and having a plurality of bond pads, each bond pad connected to a portion of said integrated circuitry, said semiconductor wafer comprising:
at least one electrically conductive bond wire between a first bond pad and a second bond pad of said plurality of bond pads for a connection between said first bond pad and second bond pad, said first bond pad and second bond pad interconnected via said portion of said integrated circuitry having a voltage drop therebetween to which said first bond pad and said second bond pad are connected, said at least one electrically conductive bond wire bypassing said voltage drop.
- 11. The semiconductor wafer according to claim 10, wherein said first bond pad and said second bond pad comprise a first bond pad and a second bond pad selectively connected to a third bond pad selected from said plurality of bond pads on said active surface via said portion of said integrated circuitry.
- 12. The semiconductor wafer according to claim 11, wherein said third bond pad comprises a third bond pad connected to a fourth bond pad selected from said plurality of bond pads via a bond wire.
- 13. The semiconductor wafer according to claim 12, wherein said first bond pad comprises a bond pad connected to an internal voltage line and said second bond pad comprises a bond pad connected to an external voltage line.
- 14. A semiconductor wafer having fabricated thereon at least one semiconductor die, said semiconductor die having an active surface having integrated circuitry and having a plurality of bond pads, each bond pad connected to a portion of said integrated circuitry, a first bond pad and a second bond pad of said plurality of bond pads interconnected via at least a portion of said integrated circuitry, said first bond pad and said second bond pad having a voltage drop therebetween, said semiconductor wafer comprising:
at least one electrically conductive bond wire between said first bond pad and said second bond pad selected from said plurality of bond pads for a connection therebetween, said at least one electrically conductive wire bond bypassing said voltage drop.
- 15. A semiconductor device having a plurality of integrated circuit dice, each integrated circuit die of said plurality of integrated circuit dice having an active surface and having integrated circuitry, said semiconductor device comprising:
a plurality of bond pads on said active surface of each integrated circuit die of said plurality of integrated circuit dice, said plurality of bond pads on said active surface of each integrated circuit die, each bond pad of said plurality of bond pads connected to a portion of said integrated circuitry for said integrated circuit die; and at least one bond wire between at least two bond pads of said plurality of bond pads of an integrated circuit die of said plurality integrated circuit dice, said first bond pad and second bond pad interconnected via a portion of said integrated circuitry having a voltage drop therebetween, said at least one bond wire bypassing said voltage drop.
- 16. A semiconductor device having a plurality of integrated circuit dice, each integrated circuit die of said plurality of integrated circuit dice having an active surface and having integrated circuitry; a plurality of bond pads on said active surface of each integrated circuit die of said plurality of integrated circuit dice, said plurality of bond pads on said active surface of each integrated circuit die electrically connected to said integrated circuitry of its respective die, at least two bond pads of said plurality of bond pads being electrically interconnected via portions of said integrated circuitry and having a voltage drop therebetween, said semiconductor device comprising:
at least one bond wire connected between said at least two bond pads of said plurality of bond pads, said at least one bond wire bypassing said voltage drop.
- 17. A semiconductor device having a semiconductor die including an active surface, integrated circuitry, and a plurality of bond pads and having a lead frame having a plurality of lead fingers located adjacent said semiconductor die, said semiconductor device comprising:
at least one bond wire connected between at least two bond pads of said plurality of bond pads, each of the at least two bond pads connected to a portion of said integrated circuitry of said semiconductor die, said at least two bond pads having a voltage drop therebetween, said at least one bond wire bond bypassing said voltage drop; and at least one other wire extending from at least one of said plurality of bond pads to at least one of said plurality of lead fingers.
- 18. A semiconductor device having a semiconductor die including an active surface, integrated circuitry, and a plurality of bond pads, at least two bond pads of said plurality of bond pads interconnected via portions of said integrated circuitry having a voltage drop therebetween, and having a lead frame having a plurality of lead fingers located adjacent said semiconductor die, said semiconductor device comprising:
at least one bond wire connected between said at least two bond pads of said plurality of bond pads, each of the at least two bond pads connected to a portion of said integrated circuitry of said semiconductor die; and at least one other wire extending from at least one of said plurality of bond pads to at least one of said plurality of lead fingers, said at least one bond wire bypassing said voltage drop.
CROSS-RERERENCE TO RELATED APPLICATIONS
[0001] This application is a continuation of application Ser. No. 09/941,203, filed Aug. 28, 2001, pending, which is a continuation of application Ser. No. 09/012,113, filed Jan. 22, 1998, now U.S. Pat. No. 6,351,040, issued Feb. 26, 2002.
Continuations (2)
|
Number |
Date |
Country |
Parent |
09941203 |
Aug 2001 |
US |
Child |
10157479 |
May 2002 |
US |
Parent |
09012113 |
Jan 1998 |
US |
Child |
09941203 |
Aug 2001 |
US |