1. Field of the Invention
Embodiments of the invention generally relate to methods for depositing materials on substrates, and more specifically, to methods for depositing dielectric materials utilized for fabricating a gate structure on substrates.
2. Description of the Related Art
Integrated circuits may include more than one million micro-electronic field effect transistors (e.g., complementary metal-oxide-semiconductor (CMOS) field effect transistors) that are formed on a substrate (e.g., semiconductor wafer) and cooperate to perform various functions within the circuit. A CMOS transistor comprises a gate structure disposed between source and drain regions that are formed in the substrate. The gate structure generally comprises a gate electrode and a gate dielectric layer. The gate electrode is disposed over the gate dielectric layer to control a flow of charge carriers in a channel region formed between the drain and source regions beneath the gate dielectric layer.
The gate dielectric layer has a thickness selected about 30 angstroms to 40 angstroms (Å), or less to achieve the desired speed of the transistor. However, conventional thermal silicon oxide (SiO2) dielectrics with thicknesses below 30 Å often have undesirable quality and decreased durability. For example, it is difficult to control the uniformity of SiO2 dielectric layers having a thickness less than 30 Å. Additionally, conventional deposited SiO2 dielectric layers generally have an undesirable amount of gate leakage current, i.e., tunneling current, which results in an increased amount of power consumed by the gate dielectric layer.
High-k dielectric materials (e.g., materials having a dielectric constant greater than 4) deposited by atomic layer deposition (ALD) have been widely applied in the gate structure application to obtain a low equivalent oxide thickness (EOT), and reduced gate leakage. Examples of high-k dielectric materials include silicon nitride, hafnium oxide, hafnium silicate, zirconium oxide and tantalum oxide and the like. During an ALD process, reactant gases are sequentially introduced into a process chamber containing a substrate. Generally, a first reactant is pulsed into the process chamber and is adsorbed onto the substrate surface. A second reactant is pulsed into the process chamber and reacts with the first reactant to form a substantially mono-atomic layer of deposited material. A purge step is typically carried out between the delivery of each reactant gas.
Typically, the surface topography of a substrate utilized for an ALD deposition process may determine the adsorbability of reactant gases provided by the ALD process. Poor adsorbability of reactant gases on the substrate surface may result in poor adhesion of the interfacial layer and subsequently deposited film. As gate structures become smaller and/or thinner to increase device speed, the quality and uniformity of the interfacial layer become increasingly important. Poor interfacial quality and non-uniformity of the deposited film will adversely impact the integration of the gate structure, resulting in high current leakage and low charge carrier mobility in the gate structures, which ultimately results in poor device performance.
Therefore, there is a need for an improved method for fabricating gate dielectric layers suitable for use in gate structures for field effect transistors.
Methods for fabricating an integrated gate dielectric layer on a substrate are provided. In one embodiment, a method for fabricating an integrated gate dielectric layer includes forming a silicon oxide layer on a substrate, plasma treating the silicon oxide layer, depositing a silicon nitride layer on the silicon oxide layer by an ALD process, and thermal annealing the substrate.
In another embodiment, a method for fabricating an integrated gate dielectric layer includes precleaning a substrate, forming a silicon oxide layer on the substrate, plasma treating the silicon oxide layer, depositing a silicon nitride layer on the silicon oxide layer by an ALD process, thermally annealing the substrate, forming a gate electrode on the gate dielectric layer, and forming a gate structure on the substrate.
In yet another embodiment, the method includes precleaning a substrate, forming a silicon oxide layer on the substrate, plasma treating the silicon oxide layer, depositing a silicon nitride layer on the silicon oxide layer by an ALD process, and thermal annealing the substrate, wherein the formed silicon oxide layer and the silicon nitride layer has a total thickness less than 30 Å.
The teachings of the present invention can be readily understood by considering the following detailed description in conjunction with the accompanying drawings, in which:
To facilitate understanding, identical reference numerals have been used, where possible, to designate identical elements that are common to the figures. It is contemplated that elements and features of one embodiment may be beneficially incorporated in other embodiments without further recitation.
It is to be noted, however, that the appended drawings illustrate only exemplary embodiments of this invention and are therefore not to be considered limiting of its scope, for the invention may admit to other equally effective embodiments.
Embodiments of the present invention generally provide methods for fabricating integrated gate dielectric materials suitable for use as a gate dielectric layer of a field effect transistor. In one embodiment, the method for fabricating an integrated gate dielectric layer includes using an ALD process to deposit a silicon nitride layer over a plasma-treated silicon oxide layer. The plasma-treated silicon oxide layer provides nucleation sites that promote adherence of atomics provided by reactants in the ALD process, thereby improving the uniformity and interfacial adhesion of the subsequently deposited silicon nitride layer with improved uniformity and interfacial adhesion. The integrated gate dielectric layer has a total thickness less than about 30 Å while maintaining low equivalent oxide thickness (EOT), low leakage current and high charge carrier mobility in the channel regions of the transistor.
The tool 100 includes a vacuum-tight processing platform 101, a factory interface 104, and a system controller 102. The platform 101 has a plurality of processing chambers 114A-D and load-lock chambers 106A-B that are coupled to a vacuum substrate transfer chamber 103. The factory interface 104 is coupled to the transfer chamber 103 by the load lock chambers 106A-B.
In one embodiment, the factory interface 104 includes at least one docking station 107 and at least one factory interface robot 138. The docking station 107 is configured to accept one or more front opening unified pod (FOUP). Four FOUPS 105A-D are shown in the embodiment of
The loadlock chambers 106A-B have a first port coupled to the factory interface 104 and a second port coupled to the transfer chamber 103. The loadlock chamber 106A-B are coupled to a pressure control system (not shown) which pumps down and vents the chambers 106A-B to facilitate passing the substrate between the vacuum environment of the transfer chamber 103 and the substantially ambient (e.g., atmospheric) environment of the factory interface 104.
The transfer chamber 103 has a vacuum robot 113 disposed therein. The vacuum robot 113 is capable of transferring substrates 121 between the loadlock chamber 106A-B and the processing chambers 114A-D.
In one embodiment, the processing chambers coupled to the transfer chamber 103 may be a chemical vapor deposition (CVD) chamber 114D, a Decoupled Plasma Nitridation (DPN) chamber 114C, a Rapid Thermal Process (RTP) chamber 114B, or an atomic layer deposition (ALD) chamber 114A. Alternatively, different processing chambers, including at least one of ALD, CVD, Metal Organic Chemical Vapor Deposition (MOCVD), Physical Vapor Deposition (PVD), DPN or RTP chambers may be interchangeably incorporate into the integrated tool 100 in accordance with process requirements. Suitable ALD, CVD, PVD, DPN, RTP, and MOCVD processing chambers are available from Applied Materials, Inc., among others.
In one embodiment, an optional service chamber (shown as 116A-B) may be coupled to the transfer chamber 103. The service chambers 116A-B may be configured to perform other substrate processes, such as degassing, orientation or cool down, among others.
The system controller 102 is coupled to the integrated processing tool 100. The system controller 102 controls the operation of the tool 100 by direct control of the process chambers 114A-D of the tool 100, or alternatively, by controlling the computers (or controllers) associated with the process chambers 114A-D and the tool 100. In operation, the system controller 102 enables data collection and feedback from the respective chambers and system to optimize performance of the tool 100.
The system controller 102 generally includes a central processing unit (CPU) 130, memory 134, and support circuit 132. The CPU 130 may be one of any form of a general purpose computer processor that can be used in an industrial setting. The support circuits 132 are conventionally coupled to the CPU 130 and may comprise cache, clock circuits, input/output subsystems, power supplies, and the like. The software routines when executed by the CPU 130, transform the CPU into a specific purpose computer (controller) and enable processes, such as a gate dielectric layer deposition process 200 described below with reference to
The method 200 begins at step 202 by providing a substrate 121 on which the gate dielectric layer will be formed. The substrate 121, as shown in
At an optional step 204, a precleaning process may be performed on the surface of the substrate 121. The precleaning step may be performed in one of the process chambers 114A-D of the tool 100. The precleaning step. 204 is configured to cause compounds exposed on the surface of the substrate 121 to terminate in a functional group. Functional groups attached and/or formed on the surface of the substrate 121 include hydroxyls (OH), alkoxy (OR, where R═Me, Et, Pr or Bu), haloxyls (OX, where X═F, Cl, Br or I), halides (F, Cl, Br or I), oxygen radicals and aminos (NR or NR2, where R═H, Me, Et, Pr or Bu). The precleaning process may expose the surface of the substrate 121 to a reagent, such as NH3, B2H6, SiH4, SiH6, H2O, HF, HCl, O2, O3, H2O, H2O2, H2, atomic-H, atomic-N, atomic-O, alcohols, amines, plasmas thereof, derivatives thereof or combination thereof. The functional groups may provide a base for an incoming chemical precursor to attach on the surface of the substrate 121. In one embodiment, the precleaning process may expose the surface of the substrate 121 to a reagent for a period from about 1 second to about 2 minutes. In another embodiment, the exposure period may be from about 5 seconds to about 60 seconds. Precleaning processes may also include exposing the surface of the substrate 121 to an RCA solution (SC1/SC2), an HF-last solution, peroxide solutions, acidic solutions, basic solutions, plasmas thereof, derivatives thereof or combinations thereof. Useful precleaning processes are described in commonly assigned U.S. Pat. No. 6,858,547 and co-pending U.S. patent application Ser. No. 10/302,752, filed Nov. 21, 2002, entitled, “Surface Pre-Treatment for Enhancement of Nucleation of High Dielectric Constant Materials,” and published as US 20030232501, which are both incorporated herein by reference in their entirety.
In an exemplary embodiment of a precleaning process, a native oxide layer 302, as shown in
At step 206, a silicon oxide layer 304 is formed on the substrate 121 in a process chamber, as shown in
In one embodiment, the silicon oxide layer 304 is a thermal oxide layer formed by an RTP process performed at a temperature between about 650 degrees Celsius to about 980 degrees Celsius, such as between about 750 degrees Celsius and about 950 degrees Celsius. The silicon oxide layer 304 is deposited to a thickness less than about 30 Å, such as less than about 20 Å, for example, about 15 Å or less. A process gas mixture including oxygen gas (O2) is supplied into the chamber between about 0.5 standard liters per minute (slm) to about 10 slm, such as about 2 slm. The process pressure may be regulated between about 0.5 Torr and about 50 Torr, such as 2 Torr. The deposition process may be performed between about 5 seconds to about 30 seconds.
At step 208, a light plasma treatment step is performed on the silicon oxide layer 304. The light plasma treatment step is performed to treat the substrate surface of the silicon oxide layer 304, thereby forming plasma-treated layer 306, as depicted in
The light plasma treatment at step 208 may include a decoupled inert gas plasma process performed by flowing an inert gas into a decoupled plasma nitridation (DPN) chamber or a remote inert gas plasma process by flowing an inert gas into a process chamber equipped by a remote plasma system. The silicon oxide layer 304 is slightly treated with ionic gas species formed by a process gas flowing into the DPN chamber. Gases that may be used in the plasma process include nitrogen containing gas, such as N2 or NH3, argon (Ar), helium (He), neon, xenon or combinations thereof. The process gas flowed into the DPN chamber treats the silicon oxide layer 304, thereby slightly modifying the surface property of the silicon oxide layer 304 and forming the treated surface 306 on the upper surface of the silicon oxide layer 304.
In one embodiment, the plasma treatment step 208 has a duration of about 10 seconds to about 300 seconds, for example, from about 30 seconds to about 240 seconds, and in one embodiment, from about 60 seconds to about 180 seconds. Also, the plasma process is conducted at a plasma power, such as an inductive RF power at 13.56 MHz, setting from about 500 Watts to about 3,000 Watts, for example, from about 700 Watts to about 2,500 Watts, for example, from about 800 Watts to about 1400 Watts. Generally, the plasma process is conducted with a duty cycle of about 2 percent to about 50 percent, or at 100 percent duty as continuous cycles and at a pulse frequency at about 10 kHz. In one embodiment, the RF power is pulsed at a duty cycle of about 5 percent. In another embodiment, the RF power is pulsed at about 5 percent duty cycle at a set point of about 800 Watts, resulting in an effective power of about 40 Watts effective plasma excitation power. Alternatively, the plasma power may be provided by other plasma source, including planar microwave plasma sources, or other suitable sources utilized for practice the present invention. The DPN chamber may have a pressure from about 10 mTorr to about 80 mTorr. The inert gas may have a flow rate from about 10 standard cubic centimeters per minute (sccm) to about 5 standard liters per minute (slm), or from about 50 sccm to about 750 sccm, or from about 200 sccm to about 500 sccm. When the silicon oxide layer 304 is treated by a nitrogen containing layer as an inert gas, the plasma-treated silicon oxide layer 306 has a nitrogen concentration between about 0.2E15 atoms/cm2 to about 1E15 atoms/cm2 .
At step 210, a silicon nitride layer 308 is deposited on the silicon oxide layer 304 by an ALD process, as shown in
As compared to a conventional substrate surface that has not been exposed to a light plasma treatment process, the atoms of the ALD process tends to randomly fall and be absorbed on the substrate surface. As conventionally flat surfaces may not be able to provide sufficient nucleation sites that allow the atoms of the reactant to readily absorb thereon, poor adhesion, non-uniformity, and loose atomic structures of the interfacial layer are created upon depositing the subsequent atomic or other layers. By utilizing the light plasma treatment process at step 208, the subsequently deposited film will be efficiently absorbed on the nucleate sites on the treated surface, thereby resulting in a uniform and smooth, well-adhered deposited layer.
In one embodiment, the silicon nitride layer 308 is deposited by an ALD process to a thickness of less than about 20 Å, such as less than about 15 Å, for example, about 10 Å or less. The integrated silicon nitride layer and the silicon oxide layer form a gate dielectric layer suitable for use in a gate structure with a low equivalent oxide thickness (EOT) unit, reduced gate leakage and increased the stability and density of the deposited dielectric materials.
In one embodiment, the ALD process for depositing silicon nitride layer 308 is performed at a chamber pressure from about 1 Torr to about 100 Torr, or from about 1 Torr to about 20 Torr, or from about 1 Torr to about 10 Torr. The temperature of the substrate 121 may be maintained from about 70 degrees Celsius to about 700 degrees Celsius, or from about 100 degrees Celsius to about 650 degrees Celsius, or from about 400 degrees Celsius to about 600 degrees Celsius. A silicon containing gas, such as silane based gas, may be a first reactant introduced into the process chamber at a rate between about 5 sccm and about 500 sccm, such as between about 50 sccm and about 250 sccm. Examples of silane based gases include SiH4, Si2H6, dichlorosilane (DCS), tetrachlorosilane (TCS), hexachlorodisilane (HCD), and the like. The silicon containing gas may be introduced with a carrier gas, such as nitrogen, argon, helium, or the like, with a total flow rate between about 50 sccm and about 5000 sccm, such as between 500 sccm and about 2000 sccm. The silicon containing gas may be pulsed into the process chamber at a rate between about 0.1 second per pulse and about 90 seconds per pulse, such as between about 1 second per pulse and about 60 seconds per pulses, for example, between about 5 seconds per pulse and about 30 seconds per pulse. After the substrate is exposed to the first reactant, a second reactant is introduced. In between the supply of the first reactant and the second reactant, a purge gas may be used to purge and flush out the residual gas remaining in the process chamber. Examples of purge gas may include He, Ar, and N2, among others.
A nitrogen containing gas may be the second reactant and be introduced into the process chamber at a flow rate between about 100 sccm to about 10000 sccm, for example, between about 1000 sccm and about 5000 sccm. Suitable nitrogen containing gases include, but not limited to, NH3, N2, N2O, N2H4, and the like. The nitrogen containing gas may be pulsed into the process chamber at a rate of about 0.5 second per pulse to about 300 second per pulse, for example, from about 10 seconds per pulse to about 200 seconds per pulse, such as from about 30 to about 120 seconds per pulse. The numbers of exposed cycles to the first and second reactions may be selected to reach a desired film thickness of deposited material. In between the supply of the first reactant gas and the second reactant gas, a purge gas may be used to purge and flush out the residual gas remaining in the process chamber. Examples of purge gases may include He, Ar, and N2, among others.
At step 212, the silicon oxide layer 304 and the silicon nitride layer 308 disposed on the substrate 121 are exposed to a thermal annealing process. Step 212 may be performed in one of the process chambers 114A-D. An example of a suitable RTP chamber in which step 212 may be performed is the CENTURA™ RADIANCE™ RTP chamber, available from Applied Materials, Inc.
In one embodiment, the substrate 121 may be thermally heated during step 212 to a temperature between about 600 degrees Celsius and about 1,200 degrees Celsius. In another embodiment, the temperature may be controlled between about 700 degrees Celsius to about 1,150 degrees Celsius, such as between about 800 degrees Celsius and about 1,000 degrees Celsius. The thermal annealing process may have different durations. In one embodiment, the duration of the thermal annealing process may be from about 1 second to about 180 seconds, for example, about 2 seconds to about 60 seconds, such as about 5 seconds to about 30 seconds.
At least one annealing gas is supplied into the chamber for thermal annealing process. Examples of annealing gases include oxygen (O2), ozone (O3), atomic oxygen (O), water (H2O), nitric oxide (NO), nitrous oxide (N2O), nitrogen dioxide (NO2), dinitrogen pentoxide (N2O5), nitrogen (N2), ammonia (NH3), hydrazine (N2H4), derivatives thereof or combinations thereof. The annealing gas may contain nitrogen and at least one oxygen-containing gas, such as oxygen. The chamber may have a pressure from about 0.1 Torr to about 100 Torr, for example, about 0.1 to about 50 Torr, such as 0.5 Torr. In one example of a thermal annealing process, substrate 121 is heated to a temperature of about 1,000 degrees Celsius for about 15 seconds within an oxygen atmosphere. In another example, substrate 121 is heated to a temperature of about 1,100 degrees Celsius for about 10 seconds to about 25 seconds within an atmosphere containing equivalent volumetric amounts of nitrogen and oxygen during the annealing process.
The thermal annealing process converts the silicon oxide layer 304 and the silicon nitride layer 308 to a post anneal layer 310, as depicted in
At step 214, a gate structure 320 may be formed on the substrate 121, as shown in
Thus, methods for fabricating an integrated gate dielectric layer utilized in a gate fabrication for field effect transistors are provided. The improved light plasma treatment process enhances the nucleation of the subsequently deposited film by an ALD process, thereby providing a smooth and uniform deposited film having good adhesion while maintaining a low equivalent oxide thickness (EOT) making the integrated gate dielectric advantageously suitable for gate fabrication.
While the foregoing is directed to embodiments of the invention, other and further embodiments of the invention may be devised without departing from the basic scope thereof, and the scope thereof is determined by the claims that follow.
Number | Name | Date | Kind |
---|---|---|---|
4058430 | Suntola et al. | Nov 1977 | A |
4415275 | Dietrich | Nov 1983 | A |
4761269 | Conger et al. | Aug 1988 | A |
4834831 | Nishizawa et al. | May 1989 | A |
4975252 | Nishizawa et al. | Dec 1990 | A |
4993357 | Scholz | Feb 1991 | A |
5027746 | Frijlink et al. | Jul 1991 | A |
5173327 | Sandhu et al. | Dec 1992 | A |
5178681 | Moore et al. | Jan 1993 | A |
5225366 | Yoder | Jul 1993 | A |
5261959 | Gasworth | Nov 1993 | A |
5281274 | Yoder | Jan 1994 | A |
5294286 | Nishizawa et al. | Mar 1994 | A |
5338362 | Imahashi | Aug 1994 | A |
5441703 | Jurgensen | Aug 1995 | A |
5443647 | Aucoin et al. | Aug 1995 | A |
5674786 | Turner et al. | Oct 1997 | A |
5730802 | Ishizumi et al. | Mar 1998 | A |
5796116 | Nakata et al. | Aug 1998 | A |
5835677 | Li et al. | Nov 1998 | A |
5879459 | Gadgli et al. | Mar 1999 | A |
5972430 | DiMeo, Jr. et al. | Oct 1999 | A |
6042652 | Hyun et al. | Mar 2000 | A |
6071572 | Mosely et al. | Jun 2000 | A |
6174377 | Doering et al. | Jan 2001 | B1 |
6183563 | Choi et al. | Feb 2001 | B1 |
6231672 | Choi et al. | May 2001 | B1 |
6302965 | Umotoy et al. | Oct 2001 | B1 |
6306216 | Kim et al. | Oct 2001 | B1 |
6447607 | Soininen et al. | Sep 2002 | B2 |
6481945 | Hasper et al. | Nov 2002 | B1 |
6551406 | Kilpi | Apr 2003 | B2 |
6572705 | Suntola et al. | Jun 2003 | B1 |
6578287 | Aswad | Jun 2003 | B2 |
6579372 | Park | Jun 2003 | B2 |
6593484 | Yasuhara et al. | Jul 2003 | B2 |
6630030 | Suntola et al. | Oct 2003 | B1 |
6630201 | Chiang et al. | Oct 2003 | B2 |
6632747 | Niimi et al. | Oct 2003 | B2 |
6660126 | Nguyen et al. | Dec 2003 | B2 |
6716287 | Santiago et al. | Apr 2004 | B1 |
6718126 | Lei | Apr 2004 | B2 |
6734020 | Lu et al. | May 2004 | B2 |
6772072 | Ganguli et al. | Aug 2004 | B2 |
6773507 | Jallepally et al. | Aug 2004 | B2 |
6777352 | Tepman et al. | Aug 2004 | B2 |
6778762 | Shareef et al. | Aug 2004 | B1 |
6818094 | Yudovsky | Nov 2004 | B2 |
6821563 | Yudovsky | Nov 2004 | B2 |
6866746 | Lei et al. | Mar 2005 | B2 |
6868859 | Yudovsky | Mar 2005 | B2 |
6881437 | Ivanov et al. | Apr 2005 | B2 |
6902624 | Seidel et al. | Jun 2005 | B2 |
6921062 | Gregg et al. | Jul 2005 | B2 |
20010011526 | Doering et al. | Aug 2001 | A1 |
20010013312 | Soininen et al. | Aug 2001 | A1 |
20010014371 | Kilpi | Aug 2001 | A1 |
20010042523 | Kesala | Nov 2001 | A1 |
20010042799 | Kim et al. | Nov 2001 | A1 |
20010054377 | Lindfors et al. | Dec 2001 | A1 |
20020000196 | Park | Jan 2002 | A1 |
20020000598 | Kang et al. | Jan 2002 | A1 |
20020009544 | McFeely et al. | Jan 2002 | A1 |
20020009896 | Sandhu et al. | Jan 2002 | A1 |
20020017242 | Hamaguchi et al. | Feb 2002 | A1 |
20020066411 | Chiang et al. | Jun 2002 | A1 |
20020086106 | Park et al. | Jul 2002 | A1 |
20020092471 | Kang et al. | Jul 2002 | A1 |
20020108570 | Lindfors et al. | Aug 2002 | A1 |
20020110991 | Li | Aug 2002 | A1 |
20020115886 | Yasuhara et al. | Aug 2002 | A1 |
20020121241 | Nguyen et al. | Sep 2002 | A1 |
20020121342 | Lu et al. | Sep 2002 | A1 |
20020127745 | Lu et al. | Sep 2002 | A1 |
20020134307 | Choi | Sep 2002 | A1 |
20020197883 | Niimi et al. | Dec 2002 | A1 |
20030004723 | Chihara | Jan 2003 | A1 |
20030010451 | Tzu et al. | Jan 2003 | A1 |
20030017697 | Choi et al. | Jan 2003 | A1 |
20030022338 | Ruben et al. | Jan 2003 | A1 |
20030072913 | Chou et al. | Apr 2003 | A1 |
20030075273 | Kilpela et al. | Apr 2003 | A1 |
20030075925 | Lindfors et al. | Apr 2003 | A1 |
20030101938 | Ronsse et al. | Jun 2003 | A1 |
20030121469 | Lindfors et al. | Jul 2003 | A1 |
20030140654 | Kifpl | Jul 2003 | A1 |
20030143747 | Bondestam et al. | Jul 2003 | A1 |
20030148628 | Tay et al. | Aug 2003 | A1 |
20030194493 | Chang et al. | Oct 2003 | A1 |
20030207033 | Yim et al. | Nov 2003 | A1 |
20030221780 | Lei et al. | Dec 2003 | A1 |
20030224107 | Lindfors et al. | Dec 2003 | A1 |
20040011404 | Ku et al. | Jan 2004 | A1 |
20040013577 | Ganguli et al. | Jan 2004 | A1 |
20040016404 | Gregg et al. | Jan 2004 | A1 |
20040018674 | Ang et al. | Jan 2004 | A1 |
20040025370 | Guenther et al. | Feb 2004 | A1 |
20040065255 | Yang et al. | Apr 2004 | A1 |
20040071897 | Verplancken et al. | Apr 2004 | A1 |
20040089227 | Ku et al. | Apr 2004 | A1 |
20040144308 | Yudovsky | Jul 2004 | A1 |
20040144311 | Chen et al. | Jul 2004 | A1 |
20040203254 | Conley, Jr. et al. | Oct 2004 | A1 |
20040219784 | Kang et al. | Nov 2004 | A1 |
20040224506 | Choi et al. | Nov 2004 | A1 |
20050045967 | Sasaki et al. | Mar 2005 | A1 |
20050064207 | Senzaki et al. | Mar 2005 | A1 |
20050069240 | Choi et al. | Mar 2005 | A1 |
20050070126 | Senzaki | Mar 2005 | A1 |
20050095859 | Chen et al. | May 2005 | A1 |
20050104142 | Narayanan et al. | May 2005 | A1 |
20050118807 | Kim et al. | Jun 2005 | A1 |
20050130448 | Olsen et al. | Jun 2005 | A1 |
20050153571 | Senzaki | Jul 2005 | A1 |
20050186765 | Ma et al. | Aug 2005 | A1 |
20050233156 | Senzaki et al. | Oct 2005 | A1 |
20050255243 | Senzaki | Nov 2005 | A1 |
20060079077 | Takahashi | Apr 2006 | A1 |
20060153995 | Narwankar et al. | Jul 2006 | A1 |
20080014759 | Chua et al. | Jan 2008 | A1 |
Number | Date | Country | |
---|---|---|---|
20080026553 A1 | Jan 2008 | US |