1. Field of the Invention
The invention relates to a method for fabricating a package structure of stacked chips, particularly to an arrangement of bonding wires in packaging process of semiconductor chips.
2. Background of the Invention
Due to that electronic products are developed to become lighter, thinner, shorter and smaller, package structures for protecting semiconductor chips and providing connection of external circuits also need to be lighter, thinner, shorter and smaller. A commonly seen conventional multi-chip package structure is arranged side by side, which is to mount more than two chips on the surface of a substrate side by side. However, a side by side structure will cause enlargement of the substrate size due to increase of the quantity of chips, easily resulting in a huge volume of the semiconductor device so as not to meet the requirement of the consumers.
Further, accompanied by progress of the techniques, a upper-down stacking way of multiple chips is developed. Please refer to
Furthermore, to overcome the above-mentioned problem of complication of the bonding wire circuit in stacking chips, as shown in
Based on it, the defects of the conventional technique are as follows.
(1) The chip aluminum pad is easily damaged due to repetitively exerting pressure to the same point. When proceeding with bonding of the bonding wire 84, a second time operating pressure has to be exerted repetitively at the second bonding point of the bonding wire 83. That is, as the same point on the aluminum pad 821 of the lower chip 82 is subject to the operating pressure of the solder needle in the second time, the aluminum pad of the chip is easily subject to damage, resulting in open circuit of the chip circuit.
(2) In addition, please refer to
(3) Further, it is not easy to control the wiring curvature when stacking in series the second layer. Please refer again to
It can be known that it is an urgent need in the industry as to how to obtain a structure of stacking chips, which is capable of tremendously reducing the whole volume, easily controlling the wiring curvature of the bonding wire, reducing complexity of the wiring layout of the substrate, avoiding easy damage to the chip(s) and aluminum pad, and efficiently solving the problem of complication of the circuit of bonding wires.
The invention relates to a method for fabricating a package structure of stacked chips, comprising the following steps: (A) providing a substrate, on an upper surface thereof being established with at least a metal contact; (B) attaching a first chip and a second chip on the upper surface of the substrate without covering the at least a metal contact, in which the upper surface of the first chip is set up with at least a first solder pad and the at least a first solder pad includes a first region and a second region, which regions are adjacent each other, and in which the second chip is stacked on the upper side of the first chip without covering the at least a solder pad and the upper surface of the second chip is set up with at least a second solder pad; and (C) connecting a first bonding wire between the at least a second solder pad of the second chip and the first region of the at least a first solder pad of the first chip, and connecting a second bonding wire between the second region of the at least a first solder pad of the first chip and the at least a metal contact of the substrate. Therefore, the invention is capable of tremendously reducing the volume as a whole, effectively solving the problem of having much bonding wire circuit, and reducing the quantity of the solder pads on the substrate, thereby reducing complexity of the circuit layout on the substrate.
Preferably, in step (B) of the invention, at least a lower-layered chip is further attached between the substrate and the first chip without covering the at least a metal contact, and the upper surface of the at least a lower-layered chip is set up with at least a lower-layered solder pad without being covered by the first chip. In addition, in step (B), at least a sandwich chip is further attached between the first chip and the second chip without covering the at least a first solder pad. The upper surface of the at least a sandwich chip is set up with a sandwich solder pad which is not covered by the second chip. Further, in step (B), at least an upper-layered chip is further attached on the upper side of the second chip without covering the at least a second solder pad, and the upper surface of the at least an upper-layered chip is set up with at least an upper-layered solder pad.
Furthermore, in step (C) of the invention, a first bonding point of the first bonding wire is electrically connected to the second solder pad of the second chip, and a second bonding point of the first bonding wire is electrically connected to the first region of the first solder pad. That is, it may proceed with the bonding procedure of the first bonding wire from the second solder pad on the upper second chip to the first region of the first solder pad on the lower first chip.
Moreover, in step (C) of the invention, a first bonding point of the first bonding wire may also be electrically connected to the first region of the first solder pad, and a second bonding point of the first bonding wire may be electrically connected to the second solder pad of the second chip. That is, it may proceed with the bonding procedure of the first bonding wire from the first region of the first solder pad on the lower first chip to the second solder pad on the upper second chip.
Further, in step (C) of the invention, a first bonding point of the second bonding wire may be electrically connected to the second region of the first solder pad, and a second bonding point of the second bonding wire may be electrically connected to the metal contact of the substrate. That is, it may proceed with the bonding procedure of the second bonding wire from the second region of the first solder pad on the upper first chip to the metal contact of the lower substrate.
Still further, in step (C) of the invention, a first bonding point of the second bonding wire may be electrically connected to the metal contact of the substrate, and a second bonding point of the second bonding wire may be electrically connected to the second region of the first solder pad. That is, it may proceed with the bonding procedure of the second bonding wire from the metal contact of the lower substrate to the second region of the first solder pad on the upper first chip.
Among which, the invention may further comprise a step (D) after step (C), i.e. packaging and enclosing the first chip, the second chip, the first bonding wire, the second bonding wire and at least a part of the substrate into a packing plastic body. Besides, the first solder pad and the second solder pad are respectively an aluminum pad.
Please refer to
Inside it, an upper surface 20 of the first chip 2 is set up with a first solder pad 21, which is an aluminum pad. The first solder pad 21 includes a first region 211 and a second region 212, which regions are adjacent each other and electrically connected, as also shown in
Then, a first bonding wire 41 (the so-called “golden wire bonding”) is connected between the second solder pad 31 of the second chip 3 and the first region 211 of the first solder pad 21 of the first chip 2. In the embodiment, a first bonding point 411 (1st bond, also called “ball bond”) of the first bonding wire 41 is electrically connected to the first region 211 of the first solder pad 21 and a second soldering point 412 (2nd bond, also called “switch bond”) of the first bonding wire 41 is electrically connected to the second solder pad 31 of the second chip 3. That is, it may proceed with the bonding procedure of the first bonding wire 41 from the first region 211 of the first solder pad 21 on the lower first chip 2 to the second solder pad 31 on the upper second chip 3. However, the bonding procedure of the first bonding wire 41 is not limited to this. It may also proceed with the bonding procedure from the second solder pad 31 on the upper second chip 3 to the first region 211 of the first solder pad 21 on the lower first chip 2.
In addition, a second bonding wire 42 is connected between the second region 212 of the first solder pad 21 of the first chip 2 and the metal contact 11 of the substrate 1. In this embodiment, a first bonding point 421 of the second bonding wire 42 is electrically connected to the second region 212 of the first solder pad 21 and a second soldering point 422 of the second bonding wire 42 is electrically connected to the metal contact 11 of the substrate 1. That is, it may proceed with the bonding procedure of the second bonding wire 42 from the second region 212 of the first solder pad 21 on the upper first chip 2 to the metal contact 11 of the lower substrate 1. However, the bonding procedure of the second bonding wire 42 is not limited to this. It may also proceed from the metal contact 11 of the lower substrate 1 to the second region 212 of the first solder pad 21 on the upper first chip 2.
Please refer to
However, the proceeding sequence of the first bonding wire 41 and the second bonding wire 42 is not limited to it. The wiring operation may be done by first bonding the second bonding wire 42 and then bonding the first bonding wire 41. Further, a packaging step is taken lastly, i.e. packaging and enclosing the first chip 2, the second chip 3, the first bonding wire 41, the second bonding wire 42 and at least a part of the substrate 1 into a packaging plastic body. Still further, the bonding wire adopted in the embodiment is golden wire and the diameter of the golden wire may be 0.7 (18 um), 0.8 (20 um) or 0.9 mil (23 um). Of course, accompanied by progress of the process equipments, the diameter of the golden wire is getting smaller, while the thinner golden wire can be adaptively used in the invention completely.
Please refer to
The stacking procedure is shown in
In addition, the arrangement of the bonding wires in the second preferred embodiment is as follows. The lower-layered chip 5, the sandwich chip 6 and the upper-layered chip 7 are respectively electrically connected using the method of the invention, and the lower-layered chip 5 is connected to the metal contact 12. The original first chip 2 and second chip 3 are stacked as mentioned in the above embodiment and connected to the metal contact 11 of the substrate 1. The second preferred embodiment is mainly to interpret that the structure of stacking IC chips may be used to stack chips with different functions. The way of stacking chips is not merely to stack the chips one by one. Chips with the same function are needed to be connected individually may also adopt the method of the invention. Therefore, the invention may be adapted for use in any kind of structures for stacking chips.
The above embodiments are exampled to interpret the invention for the sake of convenience. What is claimed by the invention should be based on the description of the claims, but not limited to the above embodiments.
Number | Date | Country | Kind |
---|---|---|---|
097129637 | Aug 2008 | TW | national |