Claims
- 1. A method of manufacturing a semiconductor device comprising the steps of:(a) providing a plurality of semiconductor chips and a wiring substrate, each of said semiconductor chips having a plurality of electrodes formed on a main surface thereof, said wiring substrate having a main surface, a plurality of electrodes formed thereon and a rear surface opposing said main surface, said wiring substrate being comparted by a compartment line to provide a plurality of chip mounting areas; (b) mounting said plurality of semiconductor chips on said plurality of chip mounting areas of said wiring substrate respectively; (c) electrically connecting said plurality of electrodes of said semiconductor chips with said plurality of electrodes of said wiring substrate in each of said plurality of chip mounting areas; (d) sealing said main surface of said wiring substrate and said plurality of semiconductor chips with a resin member by a transfer molding method using a molding die having a first die and a second die that are disposed on said main surface of said wiring substrate to have a predetermined space between cavities defined by said first and second dies; and (e) after the step (d), dividing said wiring substrate and said resin member along said compartment line, to provide a plurality of semiconductor packages each having said semiconductor chip sealed by a part of said resin member, wherein the step (d) is performed such that said plurality of semiconductor chips are sealed by said resin member injected in said cavities of each of said first and second dies of said molding die to provide a first group of semiconductor chips sealed by a first resin block and a second group of semiconductor chips sealed by a second resin block, and wherein the step (e) includes a step of dividing both said first and second resin blocks, thereby to provide said plurality of semiconductor packages including said first and second groups of semiconductor chips respectively.
- 2. A method of manufacturing a semiconductor device according to claim 1 further including a step, which precedes said block dicing step, of appending address information to each of the resin-molded semiconductor devices.
- 3. A method of manufacturing a semiconductor device according to claim 2, wherein said address information includes information indicative of the position of each of the resin-molded semiconductor devices in the block.
- 4. A method of manufacturing a semiconductor device according to claim 2, wherein said address information is shaped in advance of said step of molding the semiconductor chips with resin.
- 5. A method of manufacturing a semiconductor device according to claim 2, wherein said address information is shaped after said step of molding the semiconductor chips with resin.
- 6. A method of manufacturing a semiconductor device according to claim 1, wherein the step (c) includes electrically connecting said plurality of electrodes of said semiconductor chips with said plurality of electrodes of said wiring substrate by a plurality of bonding wires, respectively.
- 7. A method of manufacturing a semiconductor device according to claim 1, further comprising a step of forming a plurality of bump electrodes on said rear surface of said wiring substrate, prior to the step (e), said plurality of bump electrodes functions as external connection terminals of said plurality of semiconductor packages.
Priority Claims (1)
Number |
Date |
Country |
Kind |
11-338657 |
Nov 1999 |
JP |
|
Parent Case Info
This is a divisional of application Ser. No. 09/692,467, filed Oct. 20, 2000, now U.S. Pat. No. 6,602,734.
US Referenced Citations (3)
Number |
Name |
Date |
Kind |
5478007 |
Marrs |
Dec 1995 |
A |
6159770 |
Tetaka et al. |
Dec 2000 |
A |
6315540 |
Tsuruta |
Nov 2001 |
B1 |
Foreign Referenced Citations (1)
Number |
Date |
Country |
11-214588 |
Aug 1999 |
JP |