Claims
- 1. A method of fabricating 3-D multilayer interconnect structures, comprising;
providing a first single sided circuitized layer of a first melting point having a first conductive layer; providing a second single sided circuitized layer of a second melting point including at least one metal filled z-axis via connection stud; capping the z-axis stud of the second organic layer with a high temperature bonding material; and bonding the low temperature organic layer to the high temperature organic layer; wherein the first organic layer forms a fusion bond with the second organic layer, and the cap on the second organic layer forms a metal to metal bond with the conductive layer first organic layer.
- 2. The method of claim 1, wherein the conductive layer comprises at least one of copper, aluminum, gold, nickel, iron, silver, zinc, chromium and a combination thereof.
- 3. The method of claim 1, wherein at least one conductive layer on one of the low temperature and high temperature organic layers serves as a bus layer prior to the z-axis via stud formation.
- 4. The method of claim 1, wherein the first melting point is less than the second melting point.
- 5. The method of claim 1, wherein the first melting point is greater than the second melting point.
- 6. The method of claim 1, wherein the cap on the vias of the second organic LCP layer is a metallic solder of a binary alloy that melts above a fusion point of the first and second organic layers.
- 7. The method of claim 1, wherein the first conductive layer has a thickness from approximately 0.5 microns to 200 microns.
- 8. The method of claim 1, wherein the first and second organic layers are laminated together in a stack to form a three-dimensional (3-D) circuit.
- 9. The method of claim 8, wherein the 3-D circuit is a flexible circuit.
- 10. The method of claim 8, wherein the 3-D circuit is a rigid circuit.
- 11. The method of claim 8, wherein the coefficient of thermal expansion of the completed 3-D circuit in the x and y directions are substantially matched.
- 12. The method of claim 8, wherein the coefficient of thermal expansion of the first and second organic layers is between 2 and 20 ppm/° C.
- 13. The method of claim 1, wherein the second organic layer is sufficiently filled with high k dielectric constant particles to achieve a suitable high k film for high value capacitors and resonator structures.
- 14. The method of claim 1, wherein the second organic layer includes a thin film of high k dielectric constant material.
- 15. The method of claim 1, wherein the second organic layer is sufficiently filled with resistive particles and circuitized to form a resistor or a resistor network.
- 16. The method of claim 1, wherein the second organic layer includes a thin film of resistive material.
- 17. The method of claim 1, further comprising an expansion matched core that is bonded to one of the first or second organic layers to provide expansion matching to one of an organic, ceramic and metal substrates.
- 18. The method of claim 1, wherein the expansion matched core is metallic, and performs thermal and electrical functions.
- 19. A multilayer liquid crystalline polymer circuit; comprising
low temperature liquid crystalline polymer layer (LCP) having a single circuitized surface; high temperature liquid crystalline polymer layer having a single circuitized surface; at least one z-axis interconnect structure interconnecting the circuitized surfaces of the low temperature and high temperature LCP layers.
- 20. The circuit of claim 19, wherein at least one of the low temperature and high temperature LCP layers comprises at least one of high k particles and resistive particles.
- 21. The circuit of claim 19, wherein one of the low temperature and high temperature LCP layers includes a z-axis via aligned in the z-axis with one of the z-axis interconnect structure.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application claims benefit of co-pending U.S. Provisional Application No. 60/391,742, filed Jun. 26, 2002, which is entirely incorporated herein by reference. In addition, this application is related to the following co-pending, commonly assigned U.S. applications, each of which is entirely incorporated herein by reference: “Integrated Passive Devices Fabricated Utilizing Multilayer, Organic Laminates” filed Mar. 28, 2003, and accorded Application No. ______; and “Stand-Alone Organic-Based Passive Devices” filed Mar. 28, 2003, and accorded Application No. ______.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60391742 |
Jun 2002 |
US |