Claims
- 1. A method of treating an interposer layer for a semiconductor package assembly to provide a substantially void free interposer layer, comprising:disposing a sheet-like, compliant interposer layer between a face surface of a semiconductor chip and a surface of a substrate such that voids within or at the boundaries of the interposer layer are sealed within the assembly, wherein the substrate is rigid; and applying pressure to the assembly wherein the voids in the interposer layer are substantially eliminated.
- 2. The method as claimed in claim 1, wherein the pressure applying step is conducted for a time period that is at least one hour.
- 3. The method as claimed in claim 1, wherein the pressure applying includes gradually increasing the applied pressure.
- 4. The method as claimed in claim 1, wherein the applied pressure is between about 10 and 1000 pounds per square inch.
- 5. A method of creating a void-free interposer layer for a microelectronic component, comprising:injecting an interposer layer into a gap between a microelectronic component and a sheet-like substrate such that voids within or at the boundaries of the interposer are sealed within the gap, wherein the substrate is rigid; and applying pressure wherein the voids in the interposer layer are substantially eliminated.
- 6. The method as claimed in claim 5, wherein the pressure applying step is conducted for a time period that is at least one hour.
- 7. The method as claimed in claim 6, wherein the applied pressure is between about 10 and 1000 pounds per square inch.
- 8. The method as claimed in claim 6, wherein the microelectronic device is a semiconductor chip.
- 9. The method as claimed in claim 6, wherein the microelectronic device is a heat spreader.
- 10. The method as claimed in claim 6, wherein the microelectronic device is comprised of a support ring encircling a semiconductor chip.
- 11. The method as claimed in claim 5, wherein the pressure applying includes gradually increasing the applied pressure.
- 12. A method of treating an interposer layer for a semiconductor wafer assembly to provide a substantially void free interposer layer, comprising:disposing a sheet-like, compliant interposer layer between a face surface of a semiconductor wafer and a surface of a substrate such that voids within or at the boundaries of the interposer layer are sealed within the assembly, wherein the substrate is rigid; and applying pressure to the assembly such that the voids in the interposer layer are substantially eliminated.
- 13. The method as claimed in claim 12, wherein the pressure applying step is conducted for at time period that is at least one hour.
- 14. The method as claimed in claim 12, wherein the pressure applying includes gradually increasing the applied pressure.
- 15. The method as claimed in claim 12, wherein the applied pressure is between about 10 and 1000 pounds per square inch.
- 16. A method of creating a substantially void-free interposer layer for a semiconductor wafer having a plurality of microelectronic components, comprising:injecting an interposer layer into a gap between the wafer and a sheet-like substrate such that voids within or at the boundaries of the interposer layer are sealed within the gap; and applying pressure such that the voids in the interposer layer are substantially eliminated.
- 17. The method as claimed in claim 16, wherein the pressure applying step is conducted for a time period that is at least one hour.
- 18. The method as claimed in claim 16, wherein the pressure applying includes gradually increasing the applied pressure.
- 19. The method as claimed in claim 16, wherein the applied pressure is between about 10 and 1000 pounds per square inch.
- 20. The method as claimed in claim 16, wherein the microelectronic device is a semiconductor chip.
- 21. The method as claimed in claim 16, wherein the microelectronic device is a heat spreader.
- 22. The method as claimed in claim 16, wherein the microelectronic device is comprised of a support ring encircling a semiconductor chip.
CROSS-REFERENCE TO RELATED APPLICATIONS
This is a divisional of U.S. patent application Ser. No. 09/638,079, filed Aug. 14, 2000, now U.S. Pat. No. 6,458,681 which is a continuation application of application Ser. No. 09/188,599 filed Nov. 9, 1998, now U.S. Pat. No. 6,107,123 which is a divisional application of application Ser. No. 08/610,610 filed Mar. 7, 1996, now U.S. Pat. No. 5,834,339, all of which are incorporated by reference herein.
US Referenced Citations (14)
Continuations (1)
|
Number |
Date |
Country |
Parent |
09/188599 |
Nov 1998 |
US |
Child |
09/638079 |
|
US |