The present invention is related to microelectronic device packages, stacked microelectronic device packages, and methods for manufacturing microelectronic devices.
Microelectronic devices generally have a die (i.e., a chip) that includes integrated circuitry having a high density of very small components. In a typical process, a large number of dies are manufactured on a single wafer using many different processes that may be repeated at various stages (e.g., implanting, doping, photolithography, chemical vapor deposition, plasma vapor deposition, plating, planarizing, etching, etc.). The dies typically include an array of very small bond-pads electrically coupled to the integrated circuitry. The bond-pads are the external electrical contacts on the die through which the supply voltage, signals, etc., are transmitted to and from the integrated circuitry. The dies are then separated from one another (i.e., singulated) by dicing the wafer and backgrinding the individual dies. After the dies have been singulated, they are typically “packaged” to couple the bond-pads to a larger array of electrical terminals that can be more easily coupled to the various power supply lines, signal lines, and ground lines.
An individual die can be packaged by electrically coupling the bond-pads on the die to arrays of pins, ball-pads, or other types of electrical terminals, and then encapsulating the die in a molding compound to protect it from environmental factors (e.g., moisture, particulates, static electricity, and physical impact), and to form a microelectronic device package. In one application, the bond-pads are electrically connected to contacts on an interposer substrate that has an array of ball-pads.
Electronic products require packaged microelectronic devices to have an extremely high density of components in a very limited space. For example, the space available for memory devices, processors, displays, and other microelectronic components is quite limited in cell phones, PDAs, portable computers, and many other products. As such, there is a strong drive to reduce the surface area or “footprint” of the microelectronic device on a printed circuit board. Reducing the size of the microelectronic device can be difficult because high performance microelectronic devices generally have more bond-pads, which result in larger ball-grid arrays and thus larger footprints. One technique used to increase the density of microelectronic devices within a given footprint is to stack one microelectronic device package on top of another. However, these existing stacked designs may have certain disadvantages. For example, they may require excessive space on the substrates for interconnections, preclude separate quality control testing of the devices, or have other drawbacks.
A microelectronic package advantageously includes two chips or dies in a single package. This provides for a space saving design. A thinner package may also be achieved with certain designs. The package may be designed so that the dies may be separately tested before being placed into a stacked assembly. The dies may optionally be placed back-to-back, to better avoid co-planarity drawbacks. In one embodiment, a microelectronic package has a first microelectronic die electrically connecting with a first substrate, a second substrate electrically connecting with the first substrate, and a second microelectronic die electrically connecting to the second substrate. With designs where the electrical connections are made by wire bonding, one substrate is advantageously bigger than the other substrate.
The microelectronic package may be stacked or attached to another or a second microelectronic package, to form a stacked assembly. Electrical connections may be made between the two microelectronic package assemblies, by electrically connecting or linking contacts on a first substrate of one microelectronic package with contacts on a second substrate of the other microelectronic package. The stacked package can be attached to a circuit board, with electrical connections to the circuit board made through contacts on another substrate of either package.
Many specific details of several embodiments of the invention are described below with reference to forming a plurality of microelectronic devices together in a single assembly, but in other embodiments, each device can be formed separately. Several embodiments in accordance with the invention are set forth in the drawings. The drawings, however, are provided for purpose of illustration only. They are not intended as showing limits on the scope of the invention. The following text is provided to give a thorough understanding of particular embodiments of the invention. A person skilled in the art will understand, however, that the invention may have additional embodiments, or that the invention may be practiced without several of the details described or shown in the drawings.
Turning now to
A second microelectronic die or chip 22 has a back side 42 attached to the back side of the first die 18, preferably with an adhesive 20. This attachment (as well as the other attachments described here) may be direct or indirect, i.e., with or without one or more intermediate elements between them. Each die 18 and 22 generally has one or more integrated circuits, shown schematically in dotted lines at 25. A second substrate 24 is attached to the active side 40 of the second die 22.
The first substrate 12 is larger (i.e., wider and/or longer) than the second substrate 24, meaning that as shown in
Electrical connections are made between contacts on the top of the second substrate 24 and terminals on the active side of the second die 22. As shown in
Electrical connections between the first substrate 12 and terminals on the first die 18 may be made in the same way. The package 10 shown in
After the wire bond connections 26 are made, mold compound 28 is applied over the wire bonds 26 in the areas shown in
The package 10 may then be tested, since all of the contacts and terminals are still accessible by test equipment. This allows defective packages to be detected and removed, before any final assembly of the packages into a stacked assembly. The stacked assemblies therefore can be made from known good assembly packages. This increases the yield during manufacture.
In uses where the package 10 is attached to a circuit board or other higher level assembly, the package 10 may be installed as oriented in
If the second die 22 is smaller than the first die 18, the spacer 50 can be omitted, as it is not needed for wire bonding. In this case, the second die 22 may be attached directly to the first die 18, as in
The designs described above may provide advantages such as avoiding co-planarity issues (since the dies are back-to-back), allowing for assembly using existing equipment, the first and second substrates can have a ball pin out assignment conforming to industry standards (JEDEC), the components may be individually tested before final assembly, and a thinner package height may be achieved. Of course, practice of the invention in different ways, using different embodiments, may or may not realize each of these advantages. The invention may also be used without necessarily achieving each advantage.
The words pads, contacts, terminals, bumps, electrical couplers, etc. are intended to describe any features, without limitation, that are used in making electrical connections, are not intended to have specific exclusive meanings. The word attached as used here means directly or indirectly joined, adhered, linked, bonded or otherwise supported on. The word substrate here means an element or base to which a die is attached, with a substrate typically, but not exclusively, comprising a circuit board. The word between generally means a direct connection between a first element and second element, as in peripheral wire bonding, but also includes other types of direct or indirect electrical connections.
Thus, several embodiments, and the methods for making them, have been shown and described. Various changes and substitutions may be made without departing from the spirit and scope of the invention. The invention, therefore, should not be limited, except by the following claims, and their equivalents.
Number | Date | Country | Kind |
---|---|---|---|
200505523 | Aug 2005 | SG | national |
This application is a divisional of U.S. application Ser. No. 13/251,980 filed Oct. 3, 2011, now U.S. Pat. No. 8,519,523, which is a continuation of U.S. application Ser. No. 12/352,283 filed Jan. 12, 2009, now U.S. Pat. No. 8,030,748, which is a continuation of U.S. application Ser. No. 11/218,028 filed Aug. 31, 2005, now U.S. Pat. No. 7,504,284, which claims foreign priority benefits under 35 U.S.C. §119(a)-(d) and 37 C.F.R. §1.55 of Republic of Singapore Application No. 200505523-1 filed Aug. 26, 2005, now Republic of Singapore Patent No. 130066, each of which is incorporated herein by reference in its entirety.
Number | Name | Date | Kind |
---|---|---|---|
729110 | Young | May 1903 | A |
5128831 | Fox, III et al. | Jul 1992 | A |
5252857 | Kane et al. | Oct 1993 | A |
5258330 | Khandros et al. | Nov 1993 | A |
5518957 | Kim | May 1996 | A |
5883426 | Tokuno et al. | Mar 1999 | A |
5923954 | Cho | Jul 1999 | A |
5946553 | Wood et al. | Aug 1999 | A |
5986209 | Tandy | Nov 1999 | A |
5990566 | Farnworth et al. | Nov 1999 | A |
6020624 | Wood et al. | Feb 2000 | A |
6020629 | Farnworth et al. | Feb 2000 | A |
6028365 | Akram et al. | Feb 2000 | A |
6051878 | Akram et al. | Apr 2000 | A |
6055778 | Ide et al. | May 2000 | A |
6060373 | Saitoh | May 2000 | A |
6072233 | Corisis et al. | Jun 2000 | A |
6072236 | Akram et al. | Jun 2000 | A |
6175149 | Akram | Jan 2001 | B1 |
6212767 | Tandy | Apr 2001 | B1 |
6225689 | Moden et al. | May 2001 | B1 |
6235554 | Akram et al. | May 2001 | B1 |
6252299 | Masuda et al. | Jun 2001 | B1 |
6258623 | Moden et al. | Jul 2001 | B1 |
6281577 | Oppermann et al. | Aug 2001 | B1 |
6294831 | Shishido et al. | Sep 2001 | B1 |
6294839 | Mess et al. | Sep 2001 | B1 |
6297547 | Akram | Oct 2001 | B1 |
6303981 | Moden | Oct 2001 | B1 |
6332766 | Thummel | Dec 2001 | B1 |
6418033 | Rinne | Jul 2002 | B1 |
6429528 | King et al. | Aug 2002 | B1 |
6452279 | Shimoda et al. | Sep 2002 | B2 |
6458617 | Liao et al. | Oct 2002 | B1 |
6472736 | Yeh et al. | Oct 2002 | B1 |
6506681 | Grigg et al. | Jan 2003 | B2 |
6518655 | Morinaga et al. | Feb 2003 | B2 |
6545366 | Michii et al. | Apr 2003 | B2 |
6548376 | Jiang | Apr 2003 | B2 |
6552910 | Moon et al. | Apr 2003 | B1 |
6558977 | Nakaoka et al. | May 2003 | B2 |
6560117 | Moon et al. | May 2003 | B2 |
6566739 | Moon et al. | May 2003 | B2 |
6582991 | Maeda et al. | Jun 2003 | B1 |
6607937 | Corisis | Aug 2003 | B1 |
6653731 | Kato et al. | Nov 2003 | B2 |
6664143 | Zhang | Dec 2003 | B2 |
6724074 | Song et al. | Apr 2004 | B2 |
6762488 | Maeda et al. | Jul 2004 | B2 |
6836002 | Chikawa et al. | Dec 2004 | B2 |
6861288 | Shim et al. | Mar 2005 | B2 |
6864566 | Choi et al. | Mar 2005 | B2 |
6885092 | Sakuma et al. | Apr 2005 | B1 |
6896760 | Connell et al. | May 2005 | B1 |
6936499 | Shibata et al. | Aug 2005 | B2 |
6979905 | Nishida et al. | Dec 2005 | B2 |
7022418 | Connell et al. | Apr 2006 | B2 |
7026709 | Tsai et al. | Apr 2006 | B2 |
7030501 | Yoshiba et al. | Apr 2006 | B2 |
7037751 | Connell et al. | May 2006 | B2 |
7037756 | Jiang et al. | May 2006 | B1 |
7071421 | Heng et al. | Jul 2006 | B2 |
7094630 | Tomita et al. | Aug 2006 | B2 |
7148080 | Kim et al. | Dec 2006 | B2 |
7205656 | Kim et al. | Apr 2007 | B2 |
7268418 | Wang | Sep 2007 | B2 |
7276786 | Cho et al. | Oct 2007 | B2 |
7298032 | Kim et al. | Nov 2007 | B2 |
7298033 | Yoo | Nov 2007 | B2 |
7358600 | d'Estries et al. | Apr 2008 | B1 |
7391105 | Yeom | Jun 2008 | B2 |
7429786 | Karnezos et al. | Sep 2008 | B2 |
7429787 | Karnezos et al. | Sep 2008 | B2 |
7642636 | Park et al. | Jan 2010 | B2 |
7851119 | Toshine et al. | Dec 2010 | B2 |
7863723 | Oh et al. | Jan 2011 | B2 |
8101459 | Derderian | Jan 2012 | B2 |
8143727 | Oh et al. | Mar 2012 | B2 |
20010000053 | Suh et al. | Mar 2001 | A1 |
20020027295 | Kikuma et al. | Mar 2002 | A1 |
20020149097 | Lee et al. | Oct 2002 | A1 |
20020171136 | Hiraoka | Nov 2002 | A1 |
20020190391 | Ichikawa | Dec 2002 | A1 |
20030015721 | Slater, Jr. et al. | Jan 2003 | A1 |
20030124766 | Kim et al. | Jul 2003 | A1 |
20040038449 | Corisis | Feb 2004 | A1 |
20040159954 | Hetzel et al. | Aug 2004 | A1 |
20040178488 | Bolken et al. | Sep 2004 | A1 |
20040178508 | Nishimura et al. | Sep 2004 | A1 |
20040201087 | Lee | Oct 2004 | A1 |
20050001305 | Kyung | Jan 2005 | A1 |
20050023657 | Tsai et al. | Feb 2005 | A1 |
20050046006 | Yeom | Mar 2005 | A1 |
20050054140 | Kim et al. | Mar 2005 | A1 |
20050087852 | Chen et al. | Apr 2005 | A1 |
20050104182 | Kim | May 2005 | A1 |
20050133932 | Pohl et al. | Jun 2005 | A1 |
20060044773 | Akram et al. | Mar 2006 | A1 |
20060108676 | Punzalan, Jr. et al. | May 2006 | A1 |
20060159947 | Connell et al. | Jul 2006 | A1 |
20060172510 | Connell et al. | Aug 2006 | A1 |
20060201704 | Heng et al. | Sep 2006 | A1 |
20070045796 | Ye et al. | Mar 2007 | A1 |
20070045803 | Ye et al. | Mar 2007 | A1 |
20070045862 | Corisis et al. | Mar 2007 | A1 |
20070181989 | Corisis et al. | Aug 2007 | A1 |
20080012110 | Chong et al. | Jan 2008 | A1 |
20080179729 | Shim et al. | Jul 2008 | A1 |
20080217767 | Tago | Sep 2008 | A1 |
20090127689 | Ye et al. | May 2009 | A1 |
20090160065 | Haba et al. | Jun 2009 | A1 |
20100065949 | Thies et al. | Mar 2010 | A1 |
20110049694 | Chandrasekaran et al. | Mar 2011 | A1 |
20110049695 | Shin et al. | Mar 2011 | A1 |
20120018887 | Ye et al. | Jan 2012 | A1 |
Number | Date | Country |
---|---|---|
100 23 823 | Dec 2001 | DE |
102 59 221 | Jul 2004 | DE |
103 39 890 | Mar 2005 | DE |
1 560 267 | Aug 2005 | EP |
02005553 | Jan 1990 | JP |
02089852 | Jul 1990 | JP |
03159146 | Jul 1991 | JP |
2000228468 | Aug 2000 | JP |
2003-86733 | Mar 2003 | JP |
2004172157 | Jun 2004 | JP |
2005150719 | Jun 2005 | JP |
236744 | Jul 2005 | TW |
2004027823 | Apr 2004 | WO |
2004088727 | Oct 2004 | WO |
2005059967 | Jun 2005 | WO |
Entry |
---|
Hunter, Lloyd P. (editor), Handbook of Semiconductor Electronics, New York, McGraw-Hill, 1970, Section 9, pp. 9-1 to 9-25. |
Office Action (translation) issued Oct. 1, 2008 in Taiwan Application No. 095131626. |
Office Action issued Apr. 3, 2012 in Japan Application No. 2008-528182, 6 pages. |
Office Action issued Apr. 9, 2013 in Japan Application No. 2008-528182, 7 pages. |
Office Action issued Feb. 24, 2010 in Korean Application No. 10-2008-7005294. |
Office Action issued Feb. 8, 2011 in Japan Application No. 2008-528182, 7 pages. |
Search Report and Written Opinion for International Application No. PCT/US20061033219, 11 pages, Mar. 26, 2007. |
Search Report and Written Opinion for Singapore Application No. 200505523-1, 16 pages, Feb. 8, 2007. |
Number | Date | Country | |
---|---|---|---|
20130341805 A1 | Dec 2013 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 13251980 | Oct 2011 | US |
Child | 14011138 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 12352283 | Jan 2009 | US |
Child | 13251980 | US | |
Parent | 11218028 | Aug 2005 | US |
Child | 12352283 | US |