Claims
- 1. A process for assembling an electronic system having a plurality of layers, the process comprising the steps of:
(a) forming first recesses in at least one layer of said plurality of layers; (b) forming via holes in at least one layer of said plurality of layers; (c) positioning electronic components in said first recesses; (d) metallizing said via holes; and (e) positioning layers of said plurality of layers one over the other, thereby connecting metallized via holes of one layer with electronic components of another layer.
- 2. The process of claim 1, further comprising the steps of:
(f) forming second recesses in at least one layer of said plurality of layers; (g) metallizing said second recesses; and (h) connecting metallized via holes with said metallized recesses.
- 3. The process of claim 1 wherein said layers are dielectric layers.
- 4. The process of claim 3 where said layers are made of a thermoplastic polymer film.
- 5. The process of claim 1, wherein said step (c) is performed through use of a fluid transport medium.
- 6. The process of claim 5, wherein said fluid transport medium is an ethanol slurry.
- 7. The process of claim 5, wherein said electronic components have different sizes and the electronic components are positioned in order of the sizes of the electronic components with the larger sized electronic components being positioned first.
- 8. The process of claim 1, wherein said electronic components and said first recesses are shaped to be complementary to each other.
- 9. The process of claim 1, wherein said first recesses and via holes are formed through a microstamping method.
- 10. The process of claim 1, wherein steps (a) and (b) are performed through an imprinting process.
- 11. The process of claim 10, wherein said layers are thermoplastic films and wherein thermoplastic films with lower glass transition temperatures are placed over films with higher glass transition temperatures.
- 12. The process of claim 1, wherein said at least one layer is applied by a spin-on process.
- 13. The process of claim 1, wherein said first recesses and via holes are formed by means of a stamping device.
- 14. A three-dimensional electronic structure comprising a plurality of layers positioned one over the other, at least one layer of said plurality of layers comprising first recesses and electronic components positioned in said first recesses, at least one layer of said plurality of layers comprising metallized via holes, at least one layer of said plurality of layers comprising metallized second recesses, wherein electronic components of a same layer and electronic components of different layers are connectable through said metallized via holes and said metallized second recesses.
- 15. The three-dimensional electronic structure of claim 14, wherein said layers are dielectric layers.
- 16. The three-dimensional electronic structure of claim 15, wherein said layers are made of a thermoplastic polymer film.
- 17. The three-dimensional electronic structure of claim 14, wherein said electronic components and said first recesses are shaped to be complementary to each other.
- 18. The three-dimensional electronic structure of claim 14, wherein said layers are thermoplastic films and wherein thermoplastic films with lower glass transition temperatures are placed over films with higher glass transition temperatures.
- 19. A process for fabricating one or more active device layers on a host circuit substrate, the process comprising the steps of:
(a) providing a host circuit substrate having one or more host circuits and having one or more host circuit electrical contacts electrically connected to at least one host circuit; (b) fabricating one or more active device structures on a growth substrate to provide a first active device layer; (c) forming one or more active device electrical contacts on the first active device layer, the one or more active device electrical contacts being electrically connected to at least one active device structure; (d) coating the first active device layer with a dielectric layer; (e) bonding the dielectric layer on the first active device layer to the host circuit substrate; (f) removing the growth substrate from the active device layer; and (g) fabricating at least one electrical connection between at least one host circuit electrical contact and at least one active device electrical contact.
- 20. The process according to claim 19, further comprising the steps of:
(h) fabricating one or more active device structures on a second growth substrate to provide a second active device layer; (i) forming one or more active device electrical contacts on the second active device layer, the one or more active device electrical contact being electrically connected to least one active device structure on the second growth substrate; (j) coating the second active device layer with a dielectric layer; (k) bonding the dielectric layer of the second active device layer to the first active device layer; (l) removing the second growth substrate from the second active device layer; and (m) fabricating at least one electrical connection between at least one active device electrical contact of the second active layer and at least one active device electrical contact of the first active device layer or at least one host circuit electrical contact.
- 21. The process according to claim 19, wherein the step of forming one or more active device electrical contacts comprises:
coating the active device structures with a device structure dielectric layer with a top side and a bottom side; fabricating one or more via holes in the device structure dielectric layer; and metallizing one or more via holes to provide the one or more active device electrical contacts.
- 22. The process according to claim 19, wherein the step of fabricating one or more active device structures additional comprises the steps of:
delineating the active device structures with wet or dry etching and fabricating alignment marks on a back side of the growth substrate.
- 23. A three-dimensional electronic structure comprising:
a host substrate having one or more host circuits; a first active device layer bonded to the host substrate, the first active device layer comprising one or more active device structures grown on a growth substrate and embedded in one or more dielectric layers, the growth substrate being removed after the first active device layer is bonded to the host substrate; and one or more interconnects electrically connecting one or more active device structures to one or more host circuits.
- 24. The three-dimensional electronic structure of claim 23 further comprising:
one or more additional active device layers disposed above the first active device layer in a stacked arrangement, each one of the one or more additional active device layers being bonded to a lower active device layer in the stacked arrangement, each one of the one or more additional active device layers comprising one or more active device structures grown on an additional growth substrate and embedded in one or more dielectric layers, the additional growth substrate being removed after each one of the one or more additional active device layers is bonded to the lower active device layer; and one or more interconnects electrically connecting one or more active device structures of the one or more additional active device layers to one or more active device structures of one or more lower active device layers or to one or more host circuits.
- 25. The three-dimensional electronic structure of claim 23 wherein said active device structures are grown by molecular beam epitaxy or metal-organic vapor deposition.
- 26. The three-dimensional electronic structure of claim 23 wherein said growth substrate comprises GaAs, InP, SiC, Al2O3, Si, SiGe, InSb, or InAs.
- 27. The three-dimensional structure of claim 23 wherein said active device structures comprise resonant tunneling diodes, field effect transistors, high electron mobility transistors, or heterojunction bipolar transistors.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] The present document is related to the cop ending and commonly assigned patent application documents entitled: “Process for Assembling Three-Dimensional Systems on a Chip and Structure Thus Obtained,” Serial No. 60/326,076; “Process For Producing High Performance Interconnects,” Serial No. 60/326,054; “Method For Assembly Of Complementary-Shaped Receptacle Site And Device Microstructures,” Serial No. 60/326,055; and “Method of Self-Latching for Adhesion During Self-Assembly of Electronic or Optical Circuits,” Serial No. 60/326,056, all of which were filed on Sep. 28, 2001. The contents of these related applications are hereby incorporated by reference herein.
Provisional Applications (4)
|
Number |
Date |
Country |
|
60326076 |
Sep 2001 |
US |
|
60326054 |
Sep 2001 |
US |
|
60326055 |
Sep 2001 |
US |
|
60326056 |
Sep 2001 |
US |