Claims
- 1. A method of producing a packaged semiconductor chip including hardened resin packaging and a polished electrode comprising:producing an electrode on a first surface of a semiconductor substrate; depositing a glass layer on the first surface of the semiconductor substrate but not on the electrode; depositing a resin layer on the glass layer; curing the resin layer on the glass layer; polishing an external surface of the electrode and the resin layer so that the external surface and the resin layer, after polishing, are substantially planar, thereby producing a flip-chip package; mounting the flip-chip package on a printed circuit board via the electrode; testing the flip-chip package on the printed circuit board; and removing the flip-chip package from the printed circuit board.
- 2. The production method of claim 1 wherein the resin layer, after curing, and the semiconductor substrate have the same area.
- 3. The production method of claim 1 including testing the flip-chip package by burn-in testing.
- 4. The production method of claim 1 including mounting the flip-chip package on the printed circuit board by applying solder paste.
- 5. A method of producing a packaged semiconductor chip including hardened resin packaging and a polished electrode comprising:producing an electrode on a first surface of a semiconductor substrate; depositing a glass layer on the first surface of the semiconductor substrate but not on the electrode; depositing a resin layer on the glass layer; curing the resin layer on the glass layer; polishing an external surface of the electrode and the resin layer so that the external surface and the resin layer, after polishing, are substantially planar, thereby producing a flip-chip package; and mounting the flip-chip package on a printed circuit board via the electrode, thereby producing a multi-chip module.
- 6. The production method of claim 5 wherein the resin layer, after curing, and the semiconductor substrate have the same area.
- 7. The production method of claim 5 including testing the flip-chip package by burn-in testing.
Priority Claims (1)
Number |
Date |
Country |
Kind |
4-327335 |
Nov 1992 |
JP |
|
Parent Case Info
This disclosure is a division of prior patent application Ser. No. 09/252,917, filed on Feb. 19, 1999, which is a division of prior patent application Ser. No. 08/650,969, filed on May 21, 1996, now U.S. Pat. No. 5,907,786, which is a continuation of prior patent application Ser. No. 08/380,439, filed on Jan. 30, 1995, now abandoned, which is a division of prior patent application Ser. No. 08/149,940, filed on Nov. 10, 1993, now abandoned.
US Referenced Citations (17)
Foreign Referenced Citations (15)
Number |
Date |
Country |
0 351 581 |
Jan 1990 |
EP |
0375869 |
Jul 1990 |
EP |
0490506 |
Jun 1992 |
EP |
0 520 841 |
Dec 1992 |
EP |
60241228 |
Nov 1985 |
JP |
62136049 |
Jun 1987 |
JP |
62147735 |
Jul 1987 |
JP |
62230027 |
Aug 1987 |
JP |
1128546 |
May 1989 |
JP |
1256141 |
Oct 1989 |
JP |
2177540 |
Jul 1990 |
JP |
3240236 |
Oct 1991 |
JP |
4304640 |
Oct 1992 |
JP |
555278 |
Mar 1993 |
JP |
248907 |
Aug 1987 |
NL |
Non-Patent Literature Citations (1)
Entry |
“Microelectronics Packaging Handbook”, New York, Van Nostrand Reinhold, 1989, pp. 380, 828-829, and 833-834 TK7874.T824. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
08/380439 |
Jan 1995 |
US |
Child |
08/650969 |
|
US |