The present invention relates to a semiconductor process and, more specifically, relates to a process of vertically stacking multiple wafers supporting different active IC devices on a single die with low cost and high via density with optimum metal bonding areas.
Integrated circuits (ICs) form the basis for many electronic systems. Essentially, an integrated circuit (IC) includes a vast number of transistors and other circuit elements that are formed on a single semiconductor wafer or chip and are interconnected to implement a desired function. The complexity of these integrated circuits (ICs) requires the use of an ever increasing number of linked transistors and other circuit elements.
Many modem electronic systems are created through the use of a variety of different integrated circuits; each integrated circuit (IC) performing one or more specific functions. For example, computer systems include at least one microprocessor and a number of memory chips. Conventionally, each of these integrated circuits (ICs) is formed on a separate chip, packaged independently and interconnected on, for example, a printed circuit board (PCB).
As integrated circuit (IC) technology progresses, there is a growing desire for a “system on a chip” in which the functionality of all of the IC devices of the system are packaged together without a conventional PCB. Ideally, a computing system should be fabricated with all the necessary IC devices on a single chip. In practice, however, it is very difficult to implement a truly high-performance “system on a chip” because of vastly different fabrication processes and different manufacturing yields for the logic and memory circuits.
As a compromise, various “system modules” have been introduced that electrically connect and package integrated circuit (IC) devices which are fabricated on the same or on different semiconductor wafers. Initially, system modules have been created by simply stacking two chips, e.g., a logic and memory chip, one on top of the other in an arrangement commonly referred to as chip-on-chip structure. Subsequently, multi-chip module (MCM) technology has been utilized to stack a number of chips on a common substrate to reduce the overall size and weight of the package, which directly translates into reduced system size.
Existing multi-chip module (MCM) technology is known to provide performance enhancements over single chip or chip-on-chip (COC) packaging approaches. For example, when several semiconductor chips are mounted and interconnected on a common substrate through very high density interconnects, higher silicon packaging density and shorter chip-to-chip interconnections can be achieved. In addition, low dielectric constant materials and higher wiring density can also be obtained which lead to the increased system speed and reliability, and the reduced weight, volume, power consumption and heat to be dissipated for the same level of performance. However, MCM approaches still suffer from additional problems, such as bulky package, wire length and wire bonding that gives rise to stray inductances that interfere with the operation of the system module.
An advanced three-dimensional (3D) wafer-to-wafer vertical stack technology has been recently proposed by researchers to realize the ideal high-performance “system on a chip” as described in “Face To Face Wafer Bonding For 3D Chip Stack Fabrication To Shorten Wire Lengths” by J. F. McDonald et al., Rensselaer Polytechnic Institute (RPI) presented on Jun. 27–29, 2000 VMIC Conference, and “Copper Wafer Bonding” by A. Fan et al., Massachusetts Institute of Technology (MIT), Electrochemical and Solid-State Letters, 2 (10) 534–536 (1999). In contrast to the existing multi-chip module (MCM) technology which seeks to stack multiple chips on a common substrate, 3D wafer-to-wafer vertical stack technology seeks to achieve the long-awaited goal of vertically stacking many layers of active IC devices such as processors, programmable devices and memory devices inside a single chip to shorten average wire lengths, thereby reducing interconnect RC delay and increasing system performance.
One major challenge of 3-D wafer-to-wafer vertical stack integration technology is the bonding between wafers and between die in a single chip. In the RPI publication, polymer glue is used to bond the vertically stacked wafers. In the MIT publication, copper (Cu) is used to bond the vertically stacked wafers; however, a handle (carrier wafer) is required to transport thinly stacked wafers and a polymer glue is also used to affix the handle on the top wafer during the vertically stacked wafer processing. As a result, there is a need for a simpler but more efficient process of vertically stacking multiple wafers supporting different active IC devices on a single die with low cost and high via density with optimum metal bonding areas.
A more complete appreciation of exemplary embodiments of the present invention, and many of the attendant advantages of the present invention, will become readily apparent as the same becomes better understood by reference to the following detailed description when considered in conjunction with the accompanying drawings in which like reference symbols indicate the same or similar components, wherein:
The present invention is applicable for use with all types of semiconductor wafers and integrated circuit (IC) devices, including, for example, MOS transistors, CMOS devices, MOSFETs, and new memory devices and communication devices such as smart cards, cellular phones, electronic tags, and gaming devices which may become available as semiconductor technology develops in the future. However, for the sake of simplicity, discussions will concentrate mainly on exemplary use a three-dimensional (3-D) wafer-to-wafer vertical stack, although the scope of the present invention is not limited thereto.
Attention now is directed to the drawings and particularly to
According to one aspect of the present invention, however, a metal to metal bond can be used to stack wafers 110, 120 and 130 to form the vertical stack 100. This metal to metal bond method may serve not only as electrical connections to active IC devices on the vertically stacked wafers 110, 120 and 130 on a 3-D wafer-to-wafer vertical stack 100 but also bond adjacent wafers 110, 120 and 130. Dummy metal, bonding pads can also be made to increase the surface area for wafer to wafer bonding and serve as auxiliary structures such as ground planes or heat conduits for the active IC devices. In addition, improved etch stop layers for the Si via etch can be used in vertically stacked wafer processing (i.e., 3-D interconnect processing) which provide more efficient electrical conductivity between vertically stacked wafers 110, 120 and 130.
Turning now to
As shown in
In the example 2-wafer vertical stack 200 shown in
After the wafer bonding process is completed, the top wafer 220 can also be thinned for a subsequent silicon (Si) via process. Thereafter, one or more interwafer (interconnect) vias (or via holes) 226 can be etched, via the top wafer 220, to establish electrical connections between active IC devices on the vertically stacked wafers 210 and 220 and an external interconnect (not shown), via a C4 bump 228. Interwafer vias 226 can be formed employing damascene technology, that is, forming an opening, e.g., a damascene opening in the ILD layer 224 through the active layer 222, depositing a diffusion barrier layer, typically tantalum (Ta), titanium (Ti), or tungsten (W), and filling the opening with copper (Cu) or a Cu alloy. The opening in the ILD layer 224 can be filled by initially depositing a seed layer and then electroplating the copper (Cu) or Cu alloy layer. The seed layer typically comprises copper (Cu), though other materials such as refractory metals have been suggested. Both the seed layer and barrier layer are typically deposited by a Physical Vapor Deposition (PVD) process and, for purposes of simplification, can be referred to as a single barrier/seed layer. Chemical Mechanical Polish (CMP) can then be performed such that the upper surface of the Cu or Cu alloy layer is substantially coplanar with the upper surface of the active Si layer 222.
As shown in
As shown in
In another example technique, the silicon (Si) layer 222 and the oxide layer 224 of the top wafer 220 can be etched in the same step. A thin layer of oxide 320 can then be deposited on the interwafer vias 226 so as to protect and insulate the sidewall of the interwafer vias 226. Then anisotropic oxide etch can be performed to remove the thin layer of oxide 320 at the bottom of the interwafer vias 226. In other words, the silicon (Si) via etch and the oxide via etch are performed at the same time. Oxide is then deposited in the interwafer vias 226 and anisotropic oxide via etch is performed to clear a thin layer of oxide at the bottom of the interwafer vias 226.
After the oxide etch or the anisotropic oxide etch, a barrier/seed layer 330 can then deposited inside the oxide via. Such a barrier/seed layer 330 contains a barrier layer deposited on the oxide layer 320 and a seed layer deposited on the barrier layer using, for example, a Chemical Vapor Deposition (CVD) process. The barrier layer can be a single or a stack of materials selected from the groups of tantalum (Ta), tantalum nitride (TaN), titanium (Ti), and tungsten (W). The seed layer can be a few layers of copper (Cu) atoms deposited on the barrier layer by a Chemical Vapor Deposition (CVD) process.
After the barrier/seed layer 330, copper (Cu) 340 can then be deposited in the interwafer vias 226, via electroplating and Chemical Mechanical Polish (CMP), to establish electrical connections of active IC devices between vertically stacked wafers 210 and 220 to an external interconnect, via the C4 bump 228 shown in
However, in the example 2-wafer vertical stack 400 shown in
As shown in
After the anisotropic oxide etch, a barrier/seed layer 530 can then deposited on the oxide layer 520 and the bottom of the interwafer vias 426. After the barrier/seed layer 530, copper (Cu) 540 can then be deposited in the interwafer vias 426, via electroplating and Chemical Mechanical Polish (CMP), to establish electrical connections between active IC devices on the vertically stacked wafers 410 and 420 and an external interconnect (not shown), via the C4 bump 428 shown in
In both the example 2-wafer vertical stack 200 shown in
For example,
In the example 3-D wafer-to-wafer vertical stacks as described with reference to
According to another aspect of the present invention, effective metal bonding areas on opposing surfaces of vertically stacked wafers can be made increased without consuming active silicon (Si) area by using one or more dummy Si vias, tapered Si vias, or incorporating an existing copper (Cu) dual damascene process.
For example,
After the first two wafers are bonded in the same manner as described with reference to
The barrier/seed layer 754 can comprise a barrier layer deposited overlying the active layer 722 and the ILD 724 and a copper (Cu) seed layer deposited overlying the barrier layer. The barrier layer is typically comprised of a material that can eliminate out-diffusion of copper (Cu) ions from the dual damascene interconnect into the ILD layer 724, and serve as a catalyst for the copper (Cu) deposition reaction. The barrier layer preferably comprises one of the group containing: tantalum, titanium, and tungsten. The copper (Cu) seed layer deposited on the barrier layer can be made very thin while still exhibiting excellent step coverage or conformity. The copper (Cu) dual damascene process advantageously increases (Cu) metal bonding areas for multiple wafer to-wafer bonding in an example 3-D wafer-to-wafer vertical stack 700 shown in
After the first two wafers are bonded in the same manner as described with reference to
For example, the active Si layer 824 of wafer #2820 can be etched to form Si vias 850 and dummy vias 860. An oxide layer (not shown) can then be deposited only on the Si vias 850 so as to protect and insulate the sidewall of the Si vias 850. The oxide layer (not shown) deposited on the Si vias 850 can again be patterned and etched to form a lower contact or via hole (trench) section in the ILD layer 824 with the lower level metalization, e.g., metallic line (metal bonding layer 106). A barrier/seed layer (not shown) can then be deposited overlying the active layer 822 and the ILD 824 in the vias and trenches. Copper (Cu) is then deposited by electroplating or any other Cu deposition techniques such as metal-organic chemical vapor deposition (CVD) or plasma-enhanced metal-organic CVD. As a result, dummy vias 860 can serve as additional metal bonding pads to increase the surface of (Cu) metal bonding areas for multiple (>2) wafer to-wafer bonding in an example 3-D wafer-to-wafer vertical stack 800, as shown in
After the first two wafers are bonded in the same manner as described with reference to
The example Si via process can be described as follows: The active Si layer 924 of wafer #2920 can first be patterned and etched at a predetermined angle to form tapered vias 950. An oxide layer (not shown) can then be deposited only on the tapered vias 950 so as to protect and insulate the sidewall of the tapered vias 950. The oxide layer (not shown) deposited on the tapered vias 950 can again be patterned and etched to form a lower contact or via hole section in the ILD layer 924 with the lower level metalization, e.g., metallic line (metal bonding layer 106). A barrier/seed layer (not shown) can then be deposited overlying the active layer 922 and the ILD 924 in the tapered vias 950. Copper (Cu) is then deposited by electroplating or any other Cu deposition techniques such as metal-organic chemical vapor deposition (CVD) or plasma-enhanced metal-organic CVD.
As described in this invention, there are several processes of vertically stacking multiple wafers supporting different active IC devices with low cost and high via density. Metal bonding areas on wafers can be increased by using either a copper (Cu) dual damascene process, dummy vias, or tapered vias to effectively bond vertically stacked wafers and establish electrical connections between active IC devices on the vertically stacked wafers and an external interconnect (not shown), via C4 bumps.
While there have been illustrated and described what are considered to be exemplary embodiments of the present invention, it will be understood by those skilled in the art and as technology develops that various changes and modifications may be made, and equivalents may be substituted for elements thereof without departing from the true scope of the present invention. Many modifications may be made to adapt the teachings of the present invention to a particular situation without departing from the scope thereof. Therefore, it is intended that the present invention not be limited to the various exemplary embodiments disclosed, but that the present invention includes all embodiments falling within the scope of the appended claims.
The present patent application is a divisional of application Ser. No. 10/077,967, filed Feb. 20, 2002, which issued as U.S. Pat. No. 6,762,076 on Jul. 13, 2004. This application is related to the following patents and pending applications, which are assigned to the assignee of this application: U.S. Pat. 6,661,085, filed on Feb. 6, 2002 and issued on Dec. 9, 2003; U.S. patent application Ser. No. 10/066,643, filed on Feb. 6, 2002 and issued as U.S. Pat. No. 6,975,016 on Dec. 13, 2005; U.S. patent application Ser. No. 10/066,645, filed on Feb. 6, 2002 and issued as U.S. Pat. No. 6,887,769 on May 3, 2005; U.S. patent application Ser. No. 10/613,006, filed on Jul. 7, 2003 and which has been allowed; and U.S. patent application Ser. No. 10/695,328, filed on Oct. 27, 2003 and issued as U.S. Pat. No. 7,037,804 on May 2, 2006.
Number | Name | Date | Kind |
---|---|---|---|
3648131 | Stuby | Mar 1972 | A |
3705332 | Parks | Dec 1972 | A |
4607779 | Burns | Aug 1986 | A |
4689113 | Balasubramanyam et al. | Aug 1987 | A |
4897708 | Clements | Jan 1990 | A |
4954875 | Clements | Sep 1990 | A |
4998665 | Hayashi | Mar 1991 | A |
5045914 | Casto et al. | Sep 1991 | A |
5229647 | Gnadinger | Jul 1993 | A |
5241450 | Bernhardt et al. | Aug 1993 | A |
5283107 | Bayer et al. | Feb 1994 | A |
5366906 | Wojnarowski et al. | Nov 1994 | A |
5401672 | Kurtz et al. | Mar 1995 | A |
5404044 | Booth et al. | Apr 1995 | A |
5419806 | Huebner | May 1995 | A |
5438212 | Okaniwa | Aug 1995 | A |
5455445 | Kurtz et al. | Oct 1995 | A |
5463246 | Matsunami | Oct 1995 | A |
5473197 | Idaka et al. | Dec 1995 | A |
5510655 | Tanielian | Apr 1996 | A |
5545281 | Matsui et al. | Aug 1996 | A |
5608265 | Kitano et al. | Mar 1997 | A |
5627106 | Hsu | May 1997 | A |
5640049 | Rostoker et al. | Jun 1997 | A |
5656554 | Desai et al. | Aug 1997 | A |
5699611 | Kurogi et al. | Dec 1997 | A |
5717247 | Koh et al. | Feb 1998 | A |
5751556 | Butler et al. | May 1998 | A |
5773986 | Thompson et al. | Jun 1998 | A |
5825080 | Imaoka et al. | Oct 1998 | A |
5880010 | Davidson | Mar 1999 | A |
5886535 | Budnaitis | Mar 1999 | A |
5901050 | Imai | May 1999 | A |
5998808 | Matsushita | Dec 1999 | A |
6100181 | You et al. | Aug 2000 | A |
6130823 | Lauder et al. | Oct 2000 | A |
6165864 | Shen et al. | Dec 2000 | A |
6238951 | Caillat | May 2001 | B1 |
6255726 | Vindasius et al. | Jul 2001 | B1 |
6297072 | Tilmans et al. | Oct 2001 | B1 |
6340608 | Chooi et al. | Jan 2002 | B1 |
6355501 | Fung et al. | Mar 2002 | B1 |
6355976 | Faris | Mar 2002 | B1 |
6373130 | Salaville | Apr 2002 | B1 |
6391669 | Fasano et al. | May 2002 | B1 |
6459148 | Chun-Jen et al. | Oct 2002 | B1 |
6461890 | Shibata | Oct 2002 | B1 |
6468098 | Eldridge | Oct 2002 | B1 |
6495924 | Kodama et al. | Dec 2002 | B1 |
6504253 | Mastromatteo et al. | Jan 2003 | B1 |
6559042 | Barth et al. | May 2003 | B1 |
6583512 | Nakaoka et al. | Jun 2003 | B1 |
6593645 | Shih et al. | Jul 2003 | B1 |
6594025 | Forouhi | Jul 2003 | B1 |
6608371 | Kurashima et al. | Aug 2003 | B1 |
6643920 | Hori | Nov 2003 | B1 |
6653725 | Ahn et al. | Nov 2003 | B1 |
6661085 | Kellar et al. | Dec 2003 | B1 |
6720661 | Hanaoka et al. | Apr 2004 | B1 |
6724084 | Hikita et al. | Apr 2004 | B1 |
6762076 | Kim et al. | Jul 2004 | B1 |
6882045 | Massingill et al. | Apr 2005 | B1 |
6887769 | Kellar et al. | May 2005 | B1 |
6975016 | Kellar et al. | Dec 2005 | B1 |
20010038148 | Mastromatteo et al. | Nov 2001 | A1 |
20020005578 | Kodama et al. | Jan 2002 | A1 |
20020017710 | Kurashima et al. | Feb 2002 | A1 |
20020024628 | Walker et al. | Feb 2002 | A1 |
20020030245 | Hanaoka et al. | Mar 2002 | A1 |
20020163072 | Gupta et al. | Nov 2002 | A1 |
20030003703 | Barth et al. | Jan 2003 | A1 |
20030053081 | Forouhi et al. | Mar 2003 | A1 |
20030079836 | Lin et al. | May 2003 | A1 |
20030148596 | Kellar et al. | Aug 2003 | A1 |
20030157782 | Kellar et al. | Aug 2003 | A1 |
20040014308 | Kellar et al. | Jan 2004 | A1 |
20040142540 | Kellar et al. | Jul 2004 | A1 |
Number | Date | Country |
---|---|---|
0293459 | Jul 1992 | EP |
WO 008804829 | Jun 1988 | WO |
Number | Date | Country | |
---|---|---|---|
20040219763 A1 | Nov 2004 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 10077967 | Feb 2002 | US |
Child | 10855032 | US |