Claims
- 1. A semiconductor integrated circuit device comprising:a semiconductor substrate having a first surface and including an electrode on the first surface of the semiconductor substrate; a surface protecting film covering the first surface of the semiconductor substrate but not the electrode; an electrode underlayer on the electrode and part of the surface protecting film and in electrical contact with the electrode; an external electrode on and in electrical contact with the electrode underlayer, and having a substantially planar external surface; and a hardened resin barrier part on the surface protecting film, forming a barrier against intrusion of moisture and ions into the semiconductor substrate, the hardened resin barrier part having the same area as the semiconductor substrate and a substantially planar external surface.
- 2. The semiconductor integrated circuit device as defined in claim 1 wherein the external electrode has a larger area than the electrode.
- 3. The semiconductor integrated circuit device as defined in claim 1 including a silicon dioxide film disposed on the substrate and wherein the electrode is disposed in an aperture in the silicon dioxide film.
- 4. The semiconductor integrated circuit device as defined in claim 1 including a silicon nitride film disposed on the substrate and wherein the electrode is disposed in an aperture in the silicon nitride film.
- 5. The semiconductor integrated circuit device as defined in claim 1 wherein the substantially planar external surface of the hardened resin barrier part and the substantially planar external surface of the external electrode are substantially coplanar.
- 6. A multi-chip module comprising a plurality of semiconductor devices of claim 1 soldered to a multi-chip module board.
- 7. The semiconductor integrated circuit device as defined in claim 1 wherein the external electrode has a larger area than the electrode underlayer.
- 8. The semiconductor integrated circuit device as defined in claim 1 including solder on the external electrode.
- 9. A mounting substrate comprising:a semiconductor substrate having a first surface and including an electrode on the first surface of the semiconductor substrate; a surface protecting film covering the first surface of the semiconductor substrate but not the electrode; an electrode underlayer on the electrode and part of the surface protecting film and in electrical contact with the electrode; an external electrode on and in electrical contact with the electrode underlayer, and having a substantially planar external surface; a hardened resin barrier part on the surface protecting film, forming a barrier against intrusion of moisture and ions into the semiconductor substrate, the hardened resin barrier part having the same area as the semiconductor substrate and a substantially planar external surface; and a mounting substrate wherein the mounting substrate is soldered to the semiconductor substrate.
- 10. The mounting substrate as defined in claim 9 comprising solder on the external electrode.
- 11. The mounting substrate of claim 9 wherein the mounting substrate is a burn-in board for performing a burn-in test.
- 12. The mounting substrate of claim 9 including a heat radiating fin adhered by a conductive grease to a rear surface of the semiconductor substrate.
- 13. A semiconductor wafer comprising a plurality of semiconductor devices, each semiconductor device comprising:a part of the semiconductor wafer as a semiconductor substrate having a first surface and including electrodes on the first surface of the semiconductor substrate; a surface protecting film covering the first surface of the semiconductor substrate but not the electrode; an electrode underlayer on the electrode and part of the surface protecting film and in electrical contact with the electrode; an external electrode on and in electrical contact with the electrode underlayer, and having a substantially planar external surface; and a hardened resin barrier part on the surface protecting film, forming a barrier against intrusion of moisture and ions into the semiconductor substrate, the hardened resin barrier part having the same area as the semiconductor substrate and a substantially planar external surface.
Priority Claims (1)
Number |
Date |
Country |
Kind |
4-327335 |
Nov 1992 |
JP |
|
RELATED APPLICATIONS
This Application is a divisional of Ser. No. 09/526,042, filed Mar. 14, 2000 now U.S. Pat. No. 6,284,554; which is a divisional of Ser. No. 09/252,917, filed on Feb. 19, 1999, now U.S. Pat. No. 6,204,566; which is a divisional of Ser. No. 08/650,969, filed on May 21, 1996 now U.S. Pat. No. 5,907,786; which is a continuation of Ser. No. 08/380,439, filed on Jan. 30, 1995, now abandoned; which is a divisional of Ser. No. 08/149,940, filed on Nov. 10, 1993, now abandoned.
US Referenced Citations (19)
Foreign Referenced Citations (15)
Number |
Date |
Country |
0 351 581 |
Jan 1990 |
EP |
0375869 |
Jul 1990 |
EP |
0490506 |
Jun 1992 |
EP |
0 520 841 |
Dec 1992 |
EP |
60241228 |
Nov 1985 |
JP |
62136049 |
Jun 1987 |
JP |
62147735 |
Jul 1987 |
JP |
62230027 |
Aug 1987 |
JP |
1128546 |
May 1989 |
JP |
1256141 |
Oct 1989 |
JP |
2177540 |
Jul 1990 |
JP |
3240236 |
Oct 1991 |
JP |
4304640 |
Oct 1992 |
JP |
555278 |
Mar 1993 |
JP |
248907 |
Aug 1987 |
NL |
Non-Patent Literature Citations (1)
Entry |
“Microelectronics Packaging Handbook”, New York, Van Nostrand Reinhold, 1989, pp. 380, 828-829, and 833-834 TK7874.T824. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
08/380439 |
Jan 1995 |
US |
Child |
08/650969 |
|
US |