The present invention relates to a semiconductor integrated device having metal external wiring on a side surface of an element and a manufacturing method thereof.
A chip size package (CSP) is employed in which external wiring extends to the outside from a side surface of an element in order to reduce a chip size of a semiconductor integrated device.
As shown in
In the semiconductor integrated device of chip size package manufactured through the related art, there had been a problem in that an end 36 of the external wiring 18 at the side surface of the element is not covered with the protection film 34 and corrosion from the outside of the element tends to develop.
As a result, there had been problems such as the external wiring 18 being easily peeled off from the side surface of the element, the contact resistance with the internal wiring 26 being increased, and the reliability of operation of the semiconductor integrated device being reduced.
In order to cover the end 36 of the external wiring 18 with a protection film after the dicing step (S22), it is necessary to perform a separate step of applying the protection film to each of the cut semiconductor integrated devices. Therefore, this configuration has caused a significant reduction in the throughput of manufacture.
The present invention was conceived in consideration of the problems of the related art described above and advantageously provides a semiconductor integrated device in which corrosion of external wiring present on a side surface of an element can be prevented and a manufacturing method thereof, to solve at least one of the problems described above.
According to one aspect of the present invention, there is provided a method for manufacturing a semiconductor integrated device, comprising a first step of forming an integrated circuit element in each region on a semiconductor substrate partitioned by a scribe line; a second step of forming internal wiring extending toward a boundary of adjacent integrated circuit elements; a third step of forming a groove along the scribe line on a back surface of the semiconductor substrate to expose a portion of the internal wiring; a fourth step of forming a metal film covering the back surface of the semiconductor substrate and the groove; a fifth step of patterning the metal film to form external wiring and removing the metal film at a bottom portion of the groove; a sixth step of forming a protection film covering the external wiring and the bottom portion of the groove; and a seventh step of separating the semiconductor substrate along the scribe line.
According to another aspect of the present invention, there is provided a semiconductor integrated device comprising a semiconductor chip in which an integrated circuit element is formed on a semiconductor substrate; internal wiring formed on the semiconductor substrate and extending to a side periphery of the semiconductor substrate; and external wiring formed detouring around a side surface of the semiconductor chip and connected to the internal wiring, wherein an end of the external wiring is covered by a protection film.
As shown in
In the integrated circuit element formation step of step S30, an integrated circuit element is formed in each region of a semiconductor substrate (wafer) 10 partitioned by a scribe line as shown in
As shown in
As a material of the internal wiring 26, any material typically used for a semiconductor device may be used as a primary material, such as silver, gold, copper, aluminum, nickel, titanium, tantalum, and tungsten. In consideration of the electrical resistance and workability of the material, it is desirable to use aluminum. It is more preferable to use aluminum which contains copper in an amount of 0.1 atomic % or greater and 20 atomic % or less, in order to avoid corrosion from the outside of the element.
A thickness of the internal wiring 26 is preferably 1 μm or higher in order to reduce contact resistance with the external wiring to be formed later, and 10 μm or less in order to increase process precision of the wiring and shorten a film formation time.
As shown in
In this step, the semiconductor substrate 10 is ground through mechanical grinding or chemical grinding from the side of the back surface to reduce the thickness of the semiconductor substrate 10 and the semiconductor substrate 10 is etched along the scribe line from the side of the back surface to expose a surface of the oxide film on which the internal wiring 26 is layered.
The upper support substrate 14 and the lower support substrate 16 may be formed with a suitable selection of a material from among materials used in packaging of a semiconductor device such as glass, plastic, metal, or ceramic. For example, when a solid-state image sensing element is formed on a silicon substrate, it is preferable to select transparent glass or plastic as the upper support substrate.
Then, a buffer member 32 is formed on the surface of the lower support substrate 16 at a position where a ball-shaped terminal 20 will be formed in a later step. The buffer member 32 has a cushioning function to absorb stress applied to the ball-shaped terminal 20. As a material of the buffer member 32, a material which is flexible and which can be patterned is suitable, and a photosensitive epoxy resin is preferably used.
As shown in
As shown in
Regarding a material of the metal film 30, a material typically used for a semiconductor device may be used as the primary material, such as, for example, silver, gold, copper, aluminum, nickel, titanium, tantalum, and tungsten. In consideration of an electrical resistance and workability of the material, it is preferable to use aluminum. In order to avoid corrosion from the outside of the element, it is more preferable to use aluminum containing copper in a concentration of 0.1 atomic % or more and 20 atomic % or less.
As shown in
In step S40, simultaneous with the patterning, the metal film 30 formed on the bottom surface of the groove 24 is removed. Specifically, as shown in
As shown in
As shown in
As shown in
In this step, a dicing saw having a cutting width which is narrower than a removal width of the metal film 30 in the step S30 is selected and used. With such a configuration, the end 36 of the external wiring 18 is positioned internal to the side surface of the semiconductor integrated device after the separation, and therefore, the end 36 of the external wiring 18 is covered by a protection film 34. When a dicing saw having a narrower cutting width than the removal width of the metal film 30 cannot be selected, it is also possible to employ a configuration in which the metal film 30 is removed in a wider width in step S30.
As described, according to a method for manufacturing a semiconductor integrated device of the preferred embodiment of the present invention, in a semiconductor integrated device of a chip size package having external wiring 18 on a side surface of the device, the end 36 of the external wiring 18 on the side surface of the device is completely covered by the protection film 34, as shown in an enlargement view of the end portion of
Therefore, it is difficult for corrosion from the outside of the device to progress and it is possible to prevent peeling of the external wiring 18 and degradation of contact resistance between the external wiring 18 and the internal wiring 26. As a result, it is possible to improve reliability of operation of the semiconductor integrated device.
In addition, because it is not necessary to separately perform a process to apply a protection film to each of the semiconductor integrated devices, the throughput of the manufacturing process is not degraded.
In the preferred embodiment, the method has been described referring to a chip size package of a ball grid array (BGA) type, but the present invention is not limited to such a configuration and a similar structure can be obtained through a similar manufacturing process for any semiconductor integrated device having external wiring on the side surface of the element, resulting in similar advantages.
According to the present embodiment, it is possible to provide a semiconductor integrated device having external wiring on a side surface of an element and in which the wiring does not corrode without increasing the number of manufacturing steps, and a manufacturing method thereof.
Number | Date | Country | Kind |
---|---|---|---|
2002-327663 | Nov 2002 | JP | national |
Filing Document | Filing Date | Country | Kind | 371c Date |
---|---|---|---|---|
PCT/JP03/14363 | 11/12/2003 | WO | 3/28/2005 |