Claims
- 1. A circuit module comprising:at least one high temperature semiconductor chip having chip pads; a substrate having substrate metallization, the chip pads and the substrate metallization being substantially planar; and a deposited flexible pattern of electrical conductors capable of withstanding high temperatures and coupling selected chip pads and portions of the substrate metallization, the deposited flexible pattern of electrical conductors comprising a plurality of integral interconnect segments, at least one of the integral interconnect segments including first and second leg portions and a shelf portion, the shelf portion being spaced apart from the at least one semiconductor chip and substrate without material therebetween and being coupled by the first leg portion to a selected chip pad and by the second leg portion to a selected portion of the substrate metallization.
- 2. The module of claim 1, wherein the substrate has a chip well and further including a high temperature chip attach material between a backside of the at least one semiconductor chip and the chip well.
- 3. The module of claim 1, wherein the substrate has a through hole and the at least one semiconductor chip is situated in the through hole.
- 4. The module of claim 3, further including a metallization plane situated over a backside of the at least one semiconductor chip and at least a portion of the substrate.
- 5. The module of claim 1, wherein the at least one semiconductor chip comprises silicon carbide.
- 6. The module of claim 5, wherein the deposited flexible pattern of electrical conductors comprises a titanium tungsten alloy or titanium coated with molybdenum.
- 7. The module of claim 1, wherein the deposited flexible pattern of electrical conductors includes S-shaped conductor line patterns.
- 8. The module of claim 1, wherein the deposited pattern of electrical conductors includes dips in conductor line patterns.
- 9. A circuit module comprising:at least two high temperature semiconductor chips having chip pads; a substrate having substrate metallization, the chip pads and the substrate metallization being substantially planar; and a deposited flexible pattern of electrical conductors capable of withstanding high temperatures and coupling selected chip pads and portions of the substrate metallization, the deposited flexible pattern of electrical conductors comprising a plurality of integral interconnect segments, at least one of the integral interconnect segments including first and second leg portions and a shelf portion, the shelf portion being spaced apart from the at least two semiconductor chips and substrate without material therebetween and being coupled by the first leg portion to a selected chip pad of a first one of the at least two high temperature semiconductor chips and by the second leg portion to a selected chip pad of a second one of the at least two high temperature semiconductor chips.
Parent Case Info
This application is a continuation of application Ser. No. 08/815,546, filed Mar. 12, 1997, now U.S. Pat. No. 5,949,133 which is hereby incorporated by reference in its entirety.
US Referenced Citations (18)
Continuations (1)
|
Number |
Date |
Country |
Parent |
08/815546 |
Mar 1997 |
US |
Child |
09/312537 |
|
US |