Claims
- 1. A semiconductor package, comprising an aluminum nitride substrate having a semiconductor element mounted on one surface thereof and a wiring pattern electrically connected to said semiconductor element, a multiplicity of connecting terminals electrically connected to said wiring pattern and disposed on the other surface of said aluminum nitride substrate, and a ceramic sealing member joined to said one surface of said aluminum nitride substrate at an area other than a region forming said wiring pattern, through the medium of a junction layer in such a manner as to seal said semiconductor element, said junction layer solely consisting of metal and having no insulating film.
- 2. A semiconductor package according to claim 1, wherein said metallic layer is an Au--Sn alloy layer.
- 3. A semiconductor package according to claim 1, wherein said ceramic sealing member has a U-shaped cross section.
- 4. A semiconductor package according to claim 1, wherein said aluminum nitride substrate having said semiconductor element mounted thereon is a flat-surfaced substrate.
- 5. A semiconductor package according to claim 1, wherein said ceramic sealing member is formed of aluminum nitride.
- 6. A semiconductor package, comprising an aluminum nitride substrate having a semiconductor element mounted on one surface thereof and a wiring pattern electrically connected to said semiconductor element, a multiplicity of connecting terminals electrically connected to said wiring pattern and disposed as arranged after the fashion of a lattice on the other surface of said aluminum nitride substrate, the adjacent connecting terminals in said lattice arrangement having an intercentral distance of not more than 1.27 mm (50 mils), and a sealing member joined to said one surface of said aluminum nitride substrate in such a manner as to seal said semiconductor element.
- 7. A semiconductor package according to claim 6, wherein said sealing member is formed of a ceramic material.
- 8. A semiconductor package according to claim 7, wherein said sealing member is formed of aluminum nitride.
- 9. A semiconductor package, comprising an aluminum nitride substrate having a semiconductor element mounted on one surface thereof and a wiring pattern electrically connected to sail semiconductor element, a multiplicity of connecting terminals electrically connected to said wiring pattern and disposed as arranged after the fashion of a lattice on the other surface of said aluminum nitride substrate, a distance from an external edge of said aluminum nitride substrate to said connecting terminals being larger than an intercentral distance of the adjacent connecting terminals in said lattice arrangement, and a sealing member joined to said one surface of said aluminum nitride substrate in such a manner as to seal said semiconductor element.
- 10. A semiconductor package comprising an aluminum nitride multilayer substrate having a semiconductor element mounted on one surface thereof and a wiring pattern electrically connected to said semiconductor element, a sealing member connected to said aluminum nitride multilayer substrate in such a manner as to seal said semiconductor element, and a multiplicity of connecting terminals electrically connected to said wiring pattern and disposed on said one or the other surface of said aluminum nitride multilayer substrate, said aluminum nitride multilayer substrate being formed by having integrally superposed in the direction of thickness aluminum nitride wiring layers provided with an internal wiring and aluminum nitride heat-conducting layers containing no internal wiring layer.
- 11. A semiconductor package according to claim 10, wherein the thickness of said aluminum nitride heat-conducting layers containing no internal wiring layer is greater than the thickness of said aluminum nitride wiring layer provided with said internal wiring.
- 12. A semiconductor package comprising an aluminum nitride multilayer substrate having a semiconductor element mounted on one surface thereof and a signal wiring layer electrically connected to said semiconductor element, a multiplicity of connecting terminals electrically connected to said signal wiring layer and disposed as arranged after the fashion of a lattice on the other surface of said aluminum nitride multilayer substrate, said signal wiring layer being connected through via holes, and a surface signal wiring layer set in place on the one surface of said aluminum nitride multilayer substrate and an internal signal wiring layer set in place inside said aluminum nitride multilayer substrate, the length of said surface signal wiring layer being not more than 1/2 of the length of said signal wiring layer.
- 13. A semiconductor package according to claim 12, wherein said surface signal wiring layer is provided in one terminal part thereof with a connecting pad and-said via holes are disposed along the opposite sides of a row of said connecting pads.
- 14. A semiconductor package according to claim 12, wherein the length of said surface signal wiring layer is not more than 1/4 of the total length of all the signal wiring layers.
Priority Claims (3)
Number |
Date |
Country |
Kind |
3-314601 |
Nov 1991 |
JPX |
|
3-316999 |
Nov 1991 |
JPX |
|
4-127280 |
May 1992 |
JPX |
|
Parent Case Info
This application is a continuation of application Ser. No. 07/982,542 filed Nov. 27, 1992, now abandoned.
US Referenced Citations (11)
Foreign Referenced Citations (9)
Number |
Date |
Country |
0 265 367 |
Apr 1988 |
EPX |
0361495A3 |
Apr 1990 |
EPX |
0018944 |
Feb 1983 |
JPX |
0114845 |
Jul 1984 |
JPX |
63-100758 |
May 1988 |
JPX |
0028853 |
Jan 1989 |
JPX |
1-111360 |
Apr 1989 |
JPX |
1-272140 |
Oct 1989 |
JPX |
0011653 |
Jan 1991 |
JPX |
Non-Patent Literature Citations (2)
Entry |
Patent Abstracts of Japan, vol. 10, No. 24, (E-377); dated Jan. 30, 1986. |
Harada et al., "Fine Pitch High-Density PGA Package," IEEE International Solid-State Circuits Conference, Digest of Technical Papers, pp. 154, 155, 288 (1990). |
Continuations (1)
|
Number |
Date |
Country |
Parent |
982542 |
Nov 1992 |
|