Claims
- 1. A manufacturing method comprising:
forming one or more vias in a first semiconductor substrate having a first side and a second side opposite to the first side, wherein the vias are formed in the second side, wherein the vias do not go through the first substrate; forming a dielectric and a conductor in at least one of the vias; forming a mask over the first side of the first substrate to define a cavity; removing material from the first side of the first substrate to form said cavity, wherein the material removing operation comprises:
removing semiconductor material of the first substrate to expose the dielectric on the first side of the first substrate; after exposing the dielectric on the first side of the first substrate, removing the dielectric to expose the conductor; wherein at a conclusion of the material removing operation, the conductor protrudes on the first side in the cavity, and wherein one or more first contact pads are made in the cavity using the protruding conductor; bonding a contact pad of a first semiconductor die to one of the first contact pads to cause the contact pad of the first semiconductor die to adhere to the one of the first contact pads; attaching, and electrically connecting, one or more second semiconductor dies to the second side of the first substrate.
- 2. The method of claim 1 wherein attaching and electrically connecting the one or more second semiconductor dies comprises electrically connecting a second contact pad on the second side of the first substrate to a third contact pad of at least one second die, the second contact pad being connected to one of the first contact pads by one or more of conductive lines that include said conductor.
- 3. The method of claim 2 wherein the second contact pad is either (a) bonded to the third contact pad to adhere to the third contact pad, or (b) is connected to the third contact pad by a discrete wire.
- 4. The method of claim 1 further comprising attaching a wiring substrate to the first substrate, the first substrate and the wiring substrate at least partially enclosing the cavity.
- 5. The method of claim 4 wherein the first substrate comprises a passage connecting the cavity to the first substrate's surface other than a surface in which the cavity is formed.
- 6. (Unchanged) The method of claim 4 further comprising attaching an integrated circuit to the wiring substrate and attaching the wiring substrate to the first substrate so that the integrated circuit is located in the cavity.
- 7. A manufacturing method comprising:
forming a cavity in a first surface of a first substrate, the cavity having sidewalls, forming one or more grooves in the first surface in the sidewalls, each groove connecting the cavity to the first substrate's surface other than the first surface, and forming one or more first contact pads in the cavity; placing one or more semiconductor integrated circuits into the cavity and bonding one or more contact pads of the one or more semiconductor integrated circuits to the one or more first contact pads to cause the one or more contact pads of the one or more semiconductor integrated circuits to adhere to the one or more first contact pads; covering the cavity with a wiring substrate, and electrically connecting a contact pad on the wiring substrate to a contact pad on the first substrate, the first substrate and the wiring substrate completely enclosing the cavity except for the one or more grooves.
- 8. The method of claim 7 wherein each of the one or more grooves provides:
(a) a pressure-relief and/or escape path for material in the cavity, and/or (b) an inlet for injecting a material into the cavity.
- 9. The method of claim 7 wherein the grooves are not as deep as the cavity.
- 10. The method of claim 7 wherein the first substrate comprises a semiconductor substrate, wherein the cavity and the grooves are formed in the semiconductor substrate, and the method further comprises:
forming one or more vias each of which passes through the semiconductor substrate, wherein each first contact pad is provided by a conductive layer formed in one of the vias and protruding out of one of the vias.
CROSS REFERENCE TO RELATED APPLICATIONS
[0001] The present application is a division of U.S. patent application Ser. No. 09/952,263 filed Sep. 13, 2001, incorporated herein by reference.
Divisions (1)
|
Number |
Date |
Country |
Parent |
09952263 |
Sep 2001 |
US |
Child |
10352607 |
Jan 2003 |
US |