(1) Field of the Invention
The invention relates to the fabrication of integrated circuit devices, and more particularly, to a method and package for packaging semiconductor devices.
(2) Description of the Prior Art
Semiconductor device performance improvements are largely achieved by reducing device dimensions, a development that has at the same time resulted in considerable increases in device density and device complexity. These developments have resulted in placing increasing demands on the methods and techniques that are used to access the devices, also referred to as Input/Output (I/O) capabilities of the device. This has led to new methods of packaging semiconductor devices whereby structures such as Ball Grid Array (BGA) devices and Column Grid Array (CGA) devices have been developed. A Ball Grid Array (BGA) is an array of solder balls placed on a chip carrier. The balls contact a printed circuit board in an array configuration where, after reheat, the balls connect the chip to the printed circuit board. BGA's are known with 40, 50 and 60 mil spacings. Due to the increased device miniaturization, the impact that device interconnects have on device performance and device cost has also become a larger factor in package development. Device interconnects, due to their increase in length in order to package complex devices and connect these devices to surrounding circuitry, tend to have an increasingly negative impact on the package performance. For longer and more robust metal interconnects, the parasitic capacitance and resistance of the metal interconnection increase, which degrades the chip performance significantly. Of particular concern in this respect is the voltage drop along power and ground buses and the RC delay that is introduced in the critical signal paths.
One of the approaches that has been taken to solve these packaging problems is to develop low resistance metals (such as copper) for the interconnect wires, while low dielectric constant materials are being used in between signal lines. Another approach to solve problems of I/O capability has been to design chips and chip packaging techniques that offer dependable methods of increased interconnecting of chips at a reasonable manufacturing cost.
One of the more recent developments that is aimed at increasing the Input-Output (I/O) capabilities of semiconductor device packages is the development of Flip Chip Packages. Flip-chip technology fabricates bumps (typically Pb/Sn solders) on aluminum pads on a semiconductor device. The bumps are interconnected directly to the package media, which are usually ceramic or plastic based. The flip-chip is bonded face down to the package medium through the shortest paths. These technologies can be applied not only to single-chip packaging, but also to higher or integrated levels of packaging in which the packages are larger, and to more sophisticated substrates that accommodate several chips to form larger functional units.
In general, Chip-On-Board (COB) techniques are used to attach semiconductor die to a printed circuit board; these techniques include the technical disciplines of flip chip attachment, wirebonding, and tape automated bonding (TAB). Flip chip attachment consists of attaching a flip chip to a printed circuit board or to another substrate. A flip chip is a semiconductor chip that has a pattern or arrays of terminals that are spaced around an active surface area of the flip chip, allowing for face down mounting of the flip chip to a substrate.
Generally, the flip chip active surface has one of the following electrical connectors: BGA (wherein an array of minute solder balls is created on the surface of the flip chip that attaches to the substrate); Slightly Larger than Integrated Circuit Carrier (SLICC) (which is similar to the BGA but has a smaller solder ball pitch and diameter than the BGA); a Pin Grid Array (PGA) (wherein an array of small pins extends substantially perpendicularly from the attachment surface of a flip chip, such that the pins conform to a specific arrangement on a printed circuit board or other substrate for attachment thereto). With the BGA or SLICC, the solder or other conductive ball arrangement on the flip chip must be a mirror image of the connecting bond pads on the printed circuit board so that precise connection can be made.
In creating semiconductor devices, the technology of interconnecting devices and device features is a continuing challenge in the era of sub-micron devices. Bond pads and solder bumps are frequently used for this purpose, whereby continuous effort is dedicated to creating bond pads and solder bumps that are simple, reliable and inexpensive.
Bond pads are generally used to wire device elements and to provide exposed contact regions of the die. These contact regions are suitable for wiring the die to components that are external to the die. An example is where a bond wire is attached to a bond pad of a semiconductor die at one end and to a portion of a Printed Circuit Board at the other end of the wire. The art is constantly striving to achieve improvements in the creation of bond pads that simplify the manufacturing process while enhancing bond pad reliability.
Materials that are typically used for bond pads include metallic materials, such as tungsten and aluminum, while heavily doped polysilicon can also be used for contacting material. The bond pad is formed on the top surface of the semiconductor device whereby the electrically conducting material is frequently embedded in an insulating layer of dielectric. In using polysilicon as the bond pad material, polysilicon can be doped with an n-type dopant for contacting N-regions while it can be doped with p-type dopant for contacting P-regions. This approach of doping avoids inter-diffusion of the dopants and dopant migration. It is clear that low contact resistance for the bond pad area is required while concerns of avoidance of moisture or chemical solvent absorption, thin film adhesion characteristics, delamination and cracking play an important part in the creation of bond pads.
The conventional processing sequence that is used to create an aluminum bond pad starts with a semiconductor surface, typically the surface of a silicon single crystalline substrate. A layer of Intra Metal Dielectric (IMD) is deposited over the surface, a layer of metal, typically aluminum, is deposited over the surface of the layer of IMD. The layer of metal is patterned and etched typically using a layer of photoresist and conventional methods of photolithography and etching. After a bond pad has been created in this manner, a layer of passivation is deposited over the layer of IMD. An opening that aligns with the bond pad is created in the layer of passivation, again using methods of photolithography and etching.
A conventional method that is used to create a solder bump over a contact pad is next highlighted.
A layer of photoresist (not shown) is deposited, patterned and etched, creating an opening that aligns with the contact pad 14. A layer 20 of metal, such as copper or nickel, shown in
The layer 18 of metal is next etched, as in
A solder paste or flux (not shown) is now applied to the layer 22 of solder, and the solder 22 is melted in a reflow surface typically under a nitrogen atmosphere, creating the spherically shaped interconnect bump 22 that is shown in
In addition to the above indicated additional layers of dielectric or photoresist that can be used to further shape the pedestal of the interconnect bump, many of the applications that are aimed at creating interconnect bumps make use of layers of metal that serve as barrier layers or that have other specific purposes, such as the improvement of adhesion of the various overlying layers or the prevention of diffusion of materials between adjacent layers. These layers collectively form layer 18 of
Increased device density brings with it increased closeness of components and elements that are part of the created semiconductor devices. This increased closeness is expressed as a reduction in the spacing or “pitch” between elements of a semiconductor device. State-of-the-art technology uses solder bumps having a pitch of about 200 μm, which imposes a limitation on further increasing device density. The limitation in further reducing the pitch of solder bumps is imposed by concerns of reliability, which impose a relatively large ball size for the solder bump. This relatively large solder ball restricts further reducing the solder ball pitch.
In the majority of applications, solder bumps are used as interconnections between I/O bond pads and a substrate or printed circuit board. A large solder ball brings with it high standoff since a solder ball with high standoff has better thermal performance (CTE mismatching is easier to avoid resulting in reduced thermal stress on the solder balls). Large solder balls are therefore required in order to maintain interconnect reliability. Low-alpha solder is applied to avoid soft error (electrical or functional errors) from occurring, thereby eliminating the potential for inadvertent memory discharge and incorrect setting of the voltage (1 or 0).
U.S. Pat. No. 6,169,329 (Farnworth et al.) shows standardized die to substrate bonding locations (Ball grid or other array).
U.S. Pat. No. 5,741,726 (Barber) shows an assembly with minimized bond finger connections.
U.S. Pat. No. 5,744,843 (Efland et al.), U.S. Pat. No. 5,172,471 (Huang), U.S. Pat. No. 6,060,683 (Estrade), U.S. Pat. No. 5,643,830 (Rostoker et al.), and U.S. Pat. No. 6,160,715 (Degani et al.) are related patents.
The invention addresses concerns of creating a BGA type package whereby the pitch of the solder ball or solder bump of the device interconnect is in the range of 200 μm or less. The conventional, state-of-the-art solder process runs into limitations for such a fine interconnect pad pitch, the invention provides a method and a package for attaching devices having very small ball pitch to an interconnect medium such as a Printed Circuit Board.
A principal objective of the invention is to provide a method of creating a fine-pitch solder bump.
Another objective of the invention is to provide a method of creating smaller solder bumps, further allowing for the creation of fine-pitched solder bumps.
Another objective of the invention is to provide a cost-effective method to create a fine-pitch solder bump of high reliability, due to the increased height of the solder bump. This objective is based on the belief that solder bump reliability improves proportionally to the square of the distance between the solder ball and the underlying substrate.
Another objective of the invention is to provide a cost-effective way of creating a solder bump. This cost-effective way is realized by using standard solder material and therewith eliminating the need for expensive “low-α solder”.
Another objective of the invention is to provide a cost-effective method of creating a fine-pitch solder bump by reducing the alpha-effect on memory products.
Another objective of the invention is to provide a method of creating solder bumps which allows an easy method of cleaning flux after the process of creating the solder bump has been completed.
Another objective of the invention is to provide a method of creating solder bumps which allows easy application of underfill.
Another objective of the invention is to provide a method for applying fine pitch solder bumps directly to the I/O pads of a semiconductor device, without a redistribution interface, and bonding the semiconductor device directly to a Ball Grid Array substrate using the flip-chip bonding approach.
Another objective of the invention is to provide a method for shortening the interconnection between a semiconductor device and the substrate on which the device is mounted, thus improving the electrical performance of the device.
Yet another objective of the invention is to eliminate conventional methods of re-distribution of device I/O interconnect, thereby making packaging of the device more cost-effective and eliminating performance degradation.
A still further objective of the invention is to improve chip accessibility during testing of the device, thus eliminating the need for special test fixtures.
A still further objective of the invention is to improve performance and device reliability of BGA packages that are used for the mounting of semiconductor devices having small-pitch I/O interconnect bumps.
A still further objective of the invention is to perform Chip Scale Packaging (CSP) without re-distribution, including for various pad designs such as peripheral or central pad designs.
A still further objective of the invention is to provide a method of mounting small-pitch semiconductor devices in such a manner that flux removal and the dispensing of device encapsulants is improved.
In accordance with the objectives of the invention a new method and package is provided for the mounting of semiconductor devices that have been provided with small-pitch Input/Output interconnect bumps. Fine pitch solder bumps, consisting of pillar metal and a solder bump, are applied directly to the I/O pads of the semiconductor device, the device is then flip-chip bonded to a substrate. Dummy bumps may be provided for cases where the I/O pads of the device are arranged such that additional mechanical support for the device is required.
a through 27f show examples of applications of the invention.
a and 28b demonstrate how the invention leads to the ability to reduce the pitch between I/O pads.
The above stated objective of improving chip accessibility during testing of the device, thus eliminating the need for special test fixtures, can further be highlighted as follows. The disclosed method of the invention, using Chip Scale Packaging (CSP), can control the cost of testing CSP devices by keeping the same body size of the chip and by using the same size substrate. For conventional CSP packages, the chip may have different body sizes, which imposes the requirement of different size test fixtures. With the continued reduction of the size of semiconductor devices, additional and varying device sizes are expected to be used. This would result in ever increasing costs for back-end testing of the devices in a production environment. The invention provides a method where these additional back-end testing costs can be avoided.
Referring now to
Whereas the cross section that is shown in
Further shown in the cross section of
Referring now to
The cross section that is shown in
The cross sections that are shown in
a fine-pitch solder bump
smaller solder bumps
a fine-pitch solder bump of high reliability due to the increased height of the solder bump
a cost-effective solder bump by using standard solder material and eliminating the need for expensive “low-α solder”
a solder bump that allows easy cleaning of flux after the process of flip chip assembly and before the process of underfill and encapsulation
a solder bump which allows easy application of underfill.
As dielectric material for layer 30 can be used any of the typically applied dielectrics such as silicon dioxide (doped or undoped), silicon oxynitride, parylene or polyimide, spin-on-glass, plasma oxide or LPCVD oxide. The material that is used for the deposition of layer 30 of dielectric of the invention is not limited to the materials indicated above but can include any of the commonly used dielectrics in the art.
The creation of metal contact pads 32 can use conventional methods of metal rf sputtering at a temperature between about 100 and 400 degrees C. and a pressure between about 1 and 100 mTorr using as source, for instance, aluminum-copper material (for the creation of aluminum contact pads) at a flow rate of between about 10 and 400 sccm to a thickness between about 4000 and 11000 Angstroms. After a layer of metal has been deposited, the layer must be patterned and etched to create the aluminum contact pads 32. This patterning and etching uses conventional methods of photolithography and patterning and etching. A deposited layer of AlCu can be etched using Cl2/Ar as an etchant at a temperature between 50 and 200 degrees C., an etchant flow rate of about 20 sccm for the Cl2 and 1000 sccm for the Ar, a pressure between about 50 mTorr and 10 Torr, a time of the etch between 30 and 200 seconds.
In a typical application insulating layers, such as silicon oxide and oxygen-containing polymers, are deposited using Chemical Vapor Deposition (CVD) technique over the surface of various layers of conducting lines in a semiconductor device or substrate to separate the conductive interconnect lines from each other. The insulating layers can also be deposited over patterned layers of interconnecting lines; electrical contact between successive layers of interconnecting lines is established with metal vias created in the insulating layers. Electrical contact to the chip is typically established by means of bonding pads or contact pads that form electrical interfaces with patterned levels of interconnecting metal lines. Signal lines and power/ground lines can be connected to the bonding pads or contact pads. After the bonding pads or contact pads have been created on the surfaces of the chip, the bonding pads or contact pads are passivated and electrically insulated by the deposition of a passivation layer over the surface of the bonding pads. A passivation layer can contain silicon oxide/silicon nitride (SiO2/Si3N4) deposited by CVD. The passivation layer is patterned and etched to create openings in the passivation layer for the bonding pads or contact pads after which a second and relatively thick passivation layer can be deposited for further insulation and protection of the surface of the chips from moisture and other contaminants and from mechanical damage during assembling of the chips.
Various materials have found application in the creation of passivation layers. The passivation layer can contain silicon oxide/silicon nitride (SiO2/Si3N4) deposited by CVD, or a passivation layer can be a layer of photosensitive polyimide or can comprise titanium nitride. Another material often used for a passivation layer is phosphorous doped silicon dioxide that is typically deposited over a final layer of aluminum interconnect using a Low Temperature CVD process. In recent years, photosensitive polyimide has frequently been used for the creation of passivation layers. Conventional polyimides have a number of attractive characteristics for their application in a semiconductor device structure which have been highlighted above. Photosensitive polyimides have these same characteristics but can, in addition, be patterned like a photoresist mask and can, after patterning and etching, remain on the surface on which it has been deposited to serve as a passivation layer. Typically and to improve surface adhesion and tension reduction, a precursor layer is first deposited by, for example, conventional photoresist spin coating. The precursor is, after a low temperature pre-bake, exposed using, for example, a step and repeat projection aligner and Ultra Violet (UV) light as a light source. The portions of the precursor that have been exposed in this manner are cross-linked, thereby leaving unexposed regions (that are not cross-linked) over the bonding pads. During subsequent development, the unexposed polyimide precursor layer (over the bonding pads) is dissolved, thereby providing openings over the bonding pads. A final step of thermal curing leaves a permanent high quality passivation layer of polyimide over the substrate.
The preferred material of the invention for the deposition of layer 34 of passivation is Plasma Enhanced silicon nitride (PE Si3N4), deposited using PECVD technology at a temperature between about 350 and 450 degrees C. with a pressure of between about 2.0 and 2.8 Torr for the duration between about 8 and 12 seconds. Layer 32 of PE Si3N4 can be deposited to a thickness between about 200 and 800 Angstroms.
Layer 34 of PE Si3N4 is next patterned and etched to create openings in the layer 34 that overlay and align with the underlying contact pads 32.
The etching of layer 34 of passivation can use Ar/CF4 as an etchant at a temperature of between about 120 and 160 degrees C. and a pressure of between about 0.30 and 0.40 Torr for a time of between about 33 and 39 seconds using a dry etch process.
The etching of layer 34 of passivation can also use He/NF3 as an etchant at a temperature of between about 80 and 100 degrees C. and a pressure of between about 1.20 and 1.30 Torr for a time of between about 20 and 30 seconds using a dry etch process.
Barrier layers, such as layer 36, are typically used to prevent diffusion of an interconnect metal into surrounding layers of dielectric and silicon. Some of the considerations that apply in selecting a material for the barrier layer become apparent by using copper for interconnect metal as an example. Although copper has a relatively low cost and low resistivity, it has a relatively large diffusion coefficient into silicon dioxide and silicon and is therefore not typically used as an interconnect metal. Copper from an interconnect may diffuse into the silicon dioxide layer causing the dielectric to be conductive and decreasing the dielectric strength of the silicon dioxide layer. Copper interconnects should be encapsulated by at least one diffusion barrier to prevent diffusion into the silicon dioxide layer. Silicon nitride is a diffusion barrier to copper, but the prior art teaches that the interconnects should not lie on a silicon nitride layer because it has a high dielectric constant compared with silicon dioxide. The high dielectric constant causes a desired increase in capacitance between the interconnect and the substrate.
A typical diffusion barrier layer may contain silicon nitride, phosphosilicate glass (PSG), silicon oxynitride, aluminum, aluminum oxide (AlxOy), tantalum, Ti/TiN or Ti/W, nionbium, or molybdenum and is more preferably formed from TiN. The barrier layer can also be used to improve the adhesion of the subsequent overlying tungsten layer.
A barrier layer is preferably between about 500 and 2000 Angstroms thick and more preferably about 300 Angstroms thick and can be deposited using rf sputtering.
After the creation of barrier layer 36, a seed layer (not shown in
Layer 37 of photoresist is typically applied to a thickness of between about 100 and 200 μm but more preferably to a thickness of about 150 μm. The methods used for the deposition and development of the layer 37 of photoresist uses conventional methods of photolithography. Photolithography is a common approach wherein patterned layers are formed by spinning on a layer of photoresist, projecting light through a photomask with the desired pattern onto the photoresist to expose the photoresist to the pattern, developing the photoresist, washing off the undeveloped photoresist, and plasma etching to clean out the areas where the photoresist has been washed away. The exposed resist may be rendered soluble (positive working) and washed away, or insoluble (negative working) and form the pattern.
The deposited layer 37 of photoresist can, prior to patterning and etching, be cured or pre-baked further hardening the surface of the layer 37 of photoresist.
Layer 37 of photoresist can be etched by applying O2 plasma and then wet stripping by using H2SO4, H2O2 and NH4OH solution. Sulfuric acid (H2SO4) and mixtures of H2SO4 with other oxidizing agents such as hydrogen peroxide (H2O2) are widely used in stripping photoresist after the photoresist has been stripped by other means. Wafers to be stripped can be immersed in the mixture at a temperature between about 100 degrees C. and about 150 degrees C. for 5 to 10 minutes and then subjected to a thorough cleaning with deionized water and dried by dry nitrogen. Inorganic resist strippers, such as the sulfuric acid mixtures, are very effective in the residual free removal of highly postbaked resist. They are more effective than organic strippers and the longer the immersion time, the cleaner and more residue free wafer surface can be obtained.
The photoresist layer 37 can also be partially removed using plasma oxygen ashing and careful wet clean. The oxygen plasma ashing is heating the photoresist in a highly oxidized environment, such as an oxygen plasma, thereby converting the photoresist to an easily removed ash. The oxygen plasma ashing can be followed by a native oxide dip for 90 seconds in a 200:1 diluted solution of hydrofluoric acid.
Layer 36 preferably comprises titanium or copper and is preferably deposited to a thickness of between about 500 and 2000 Angstroms and more preferably to a thickness of about 1000 Angstroms.
Layer 38 preferably comprises copper and is preferred to be applied to a thickness of between about 10 and 100 μm but more preferably to a thickness of about 50 μm.
Layer 40 preferably comprises nickel and is preferred to be applied to a thickness of between about 1 and 10 μm but more preferably to a thickness of about 4 μm.
Layer 40 of UBM, typically of nickel and of a thickness between about 1 and 10 μm, is electroplated over the layer 38 of pillar metal. The layer 42 of bump metal (typically solder) is electroplated in contact with the layer 40 of UBM to a thickness of between about 30 and 100 μm but more preferably to a thickness of about 50 μm. The layers 38, 40 and 42 of electroplated metal are centered in the opening 31 that has been created in the layer 37 of photoresist.
In the cross section that is shown in
The final two processing steps of the invention, before the solder metal is reflowed, are shown in the cross section of
It is believed that the undercut shape of pillar 38 will prevent wetting of pillar 38 and the UBM layer 40 during subsequent solder reflow. It is also believed that exposure to air will oxidize the sidewalls of pillar 38 and UBM layer 40 and therefore prevent wetting of these surfaces during subsequent solder reflow. Optionally, the sidewalls of pillar 38 and UBM layer 40 may be further oxidized by, for example, a thermal oxidation below reflow temperature of about 240 degrees C. such as heating in oxygen ambient at about 125 degrees C.
The above summarized processing steps of electroplating that are used for the creation of a metal bump can be supplemented by the step of curing or pre-baking of the layer of photoresist after this layer has been deposited.
To review and summarize the invention:
The invention offers the following advantages:
Now the packaging of the invention using the solder bumps described above will be discussed. Referring now to the cross section that is shown in
The columns 54 of pillar metal typically have a height of between about 10 and 100 μm and more preferably about 50 μm.
The cross section that is shown in
The following comment applies: the creation of the pillar metal 54 and the solder bump 56 starts using the I/O contact pads of device 50 (not shown in FIGS. 17,18) as the contact pads; that is the I/O contact pads of device 50 take the place of the contact pad 32 of
Referring now to
While the peripheral I/O pad design that is shown in
In mounting semiconductor devices on the surface of a BGA substrate, it is important from a manufacturing point of view that solder flux, after the process of solder flow has been completed, can be readily removed. This requires easy access to the surface areas of the BGA substrate where solder flux has been able to accumulate. In addition, the device interconnects (consisting of pillar metal and solder bumps) must, after the pillar metal and the solder bumps have been formed in accordance with the related application, be readily available so that device encapsulants can be adequately applied. More importantly, after flip-chip assembly and solder reflow, the flux that has accumulated in the gap between the semiconductor die and the substrate must be cleaned. For these reasons, it is of value to apply the solder mask not across the entire surface of the substrate (blank deposition) but to leave open the surface areas of the substrate that are immediately adjacent to the I/O interconnects (of pillar metal and solder bumps). This design will create a channel though which the cleaning solution can flow easily. This is highlighted in the top view of
This is further highlighted in the cross section of substrate 52 that is shown in
a through 27f show examples of applications of the invention, as follows:
a shows the application of a solder mask projected over the surface of the semiconductor device 50 that has previously been shown in
b and 27c relate to the previous
It must be noted that the designs that are shown in
d shows the design that has previously been shown in
f relates to the previously shown
a and 28b demonstrate how the invention leads to the ability to reduce the pitch between I/O pads.
a shows how in prior art applications the solder mask 90 is provided, further shown in
In prior art applications as shown in
With the wide channel created by the invention through the solder mask, highlighted as channel 91 in
Although the invention has been described and illustrated with reference to specific illustrative embodiments thereof, it is not intended that the invention be limited to those illustrative embodiments. Those skilled in the art will recognize that variations and modifications can be made without departing from the spirit of the invention. It is therefore intended to include within the invention all such variations and modifications which fall within the scope of the appended claims and equivalents thereof.
This application is a Continuation application of Ser. No. 09/837,007, filed on Apr. 18, 2001, now abandoned, which is a Continuation-in-part of Ser. No. 09/798,654, filed on Mar. 5, 2001, now U.S. Pat. No. 6,818,545.
Number | Name | Date | Kind |
---|---|---|---|
4087314 | George | May 1978 | A |
4179802 | Joshi et al. | Dec 1979 | A |
4652336 | Andrascek | Mar 1987 | A |
4685998 | Quinn et al. | Aug 1987 | A |
5046161 | Takada | Sep 1991 | A |
5061985 | Meguro et al. | Oct 1991 | A |
5071518 | Pan | Dec 1991 | A |
5083187 | Lamson | Jan 1992 | A |
5108950 | Wakabayashi et al. | Apr 1992 | A |
5132775 | Brighton et al. | Jul 1992 | A |
5172471 | Huang | Dec 1992 | A |
5226232 | Boyd | Jul 1993 | A |
5244833 | Gansauge et al. | Sep 1993 | A |
5251806 | Agarwala et al. | Oct 1993 | A |
5252781 | Shirai | Oct 1993 | A |
5261155 | Angulas et al. | Nov 1993 | A |
5349495 | Visel et al. | Sep 1994 | A |
5418186 | Park et al. | May 1995 | A |
5439162 | George et al. | Aug 1995 | A |
5468984 | Efland et al. | Nov 1995 | A |
5508561 | Tago et al. | Apr 1996 | A |
5523920 | Machuga | Jun 1996 | A |
5532512 | Fillion et al. | Jul 1996 | A |
5541135 | Pfeifer | Jul 1996 | A |
5554940 | Hubacher | Sep 1996 | A |
5565379 | Baba | Oct 1996 | A |
5567655 | Rostoker et al. | Oct 1996 | A |
5600180 | Kusaka et al. | Feb 1997 | A |
5633535 | Chao et al. | May 1997 | A |
5643830 | Rostoker et al. | Jul 1997 | A |
5656858 | Kondo et al. | Aug 1997 | A |
5656863 | Yasunaga | Aug 1997 | A |
5659201 | Wollesen | Aug 1997 | A |
5664642 | Williams | Sep 1997 | A |
5665639 | Seppala et al. | Sep 1997 | A |
5691248 | Cronin et al. | Nov 1997 | A |
5731223 | Padmanabhan | Mar 1998 | A |
5741726 | Barber | Apr 1998 | A |
5744843 | Efland et al. | Apr 1998 | A |
5756370 | Farnworth et al. | May 1998 | A |
5767010 | Mis et al. | Jun 1998 | A |
5790377 | Schreiber et al. | Aug 1998 | A |
5792594 | Brown et al. | Aug 1998 | A |
5796169 | Dockerty et al. | Aug 1998 | A |
5834844 | Akagawa et al. | Nov 1998 | A |
5834849 | Lane | Nov 1998 | A |
5844782 | Fukasawa | Dec 1998 | A |
5854513 | Kim | Dec 1998 | A |
5870822 | Drake et al. | Feb 1999 | A |
5872399 | Lee | Feb 1999 | A |
5882957 | Lin | Mar 1999 | A |
5883435 | Geffken et al. | Mar 1999 | A |
5892273 | Iwasaki | Apr 1999 | A |
5898222 | Farooq et al. | Apr 1999 | A |
5931371 | Pao et al. | Aug 1999 | A |
5943597 | Kleffner | Aug 1999 | A |
6013571 | Morrell | Jan 2000 | A |
6015505 | David et al. | Jan 2000 | A |
6022792 | Ishii et al. | Feb 2000 | A |
6030512 | Ihara et al. | Feb 2000 | A |
6042953 | Yamaguchi | Mar 2000 | A |
6049122 | Yoneda | Apr 2000 | A |
6051450 | Ohsawa et al. | Apr 2000 | A |
6060683 | Estrada | May 2000 | A |
6072236 | Akram | Jun 2000 | A |
6075290 | Schaefer et al. | Jun 2000 | A |
6077726 | Mistry et al. | Jun 2000 | A |
6093964 | Saitoh | Jul 2000 | A |
6103552 | Lin | Aug 2000 | A |
6124634 | Akram | Sep 2000 | A |
6144100 | Shen | Nov 2000 | A |
6160715 | Degani et al. | Dec 2000 | A |
6162652 | Dass et al. | Dec 2000 | A |
6169329 | Farnworth et al. | Jan 2001 | B1 |
6180265 | Erickson | Jan 2001 | B1 |
6184143 | Ohashi et al. | Feb 2001 | B1 |
6187680 | Costrini et al. | Feb 2001 | B1 |
6191493 | Yasunaga et al. | Feb 2001 | B1 |
6198169 | Kobayashi | Mar 2001 | B1 |
6198619 | Fujioka | Mar 2001 | B1 |
6201305 | Darveaux | Mar 2001 | B1 |
6250541 | Shangguan | Jun 2001 | B1 |
6329605 | Beroz | Dec 2001 | B1 |
6329721 | DiGiacomo | Dec 2001 | B1 |
6359328 | Dubin | Mar 2002 | B1 |
6362087 | Wang et al. | Mar 2002 | B1 |
6372622 | Tan | Apr 2002 | B1 |
6380061 | Kobayashi | Apr 2002 | B1 |
6396155 | Nukiwa et al. | May 2002 | B1 |
6396707 | Huang | May 2002 | B1 |
6429120 | Ahn et al. | Aug 2002 | B1 |
6429531 | Mistry | Aug 2002 | B1 |
6441316 | Kusui | Aug 2002 | B1 |
6448504 | Taguchi | Sep 2002 | B1 |
6452270 | Huang | Sep 2002 | B1 |
6467674 | Mihara | Oct 2002 | B1 |
6472745 | Iizuka | Oct 2002 | B1 |
6495397 | Kubota et al. | Dec 2002 | B2 |
6501169 | Aoki | Dec 2002 | B1 |
6518092 | Kikuchi | Feb 2003 | B2 |
6552436 | Burnette | Apr 2003 | B2 |
6573598 | Ohuchi | Jun 2003 | B2 |
6578754 | Tung | Jun 2003 | B1 |
6592019 | Tung | Jul 2003 | B2 |
6600234 | Kuwabara | Jul 2003 | B2 |
6614091 | Downey et al. | Sep 2003 | B1 |
6627988 | Andoh | Sep 2003 | B2 |
6639299 | Aoki | Oct 2003 | B2 |
6646347 | Mercado et al. | Nov 2003 | B2 |
6653563 | Bohr | Nov 2003 | B2 |
6661100 | Anderson et al. | Dec 2003 | B1 |
6683380 | Efland et al. | Jan 2004 | B2 |
6707124 | Wachtler et al. | Mar 2004 | B2 |
6731003 | Joshi | May 2004 | B2 |
6732913 | Alvarez | May 2004 | B2 |
6780748 | Yamaguchi et al. | Aug 2004 | B2 |
6809020 | Sakurai | Oct 2004 | B2 |
6815324 | Huang et al. | Nov 2004 | B2 |
6818545 | Lee et al. | Nov 2004 | B2 |
6861742 | Miyamoto | Mar 2005 | B2 |
6864165 | Pogge et al. | Mar 2005 | B1 |
6917106 | Datta | Jul 2005 | B2 |
6940169 | Jin | Sep 2005 | B2 |
6943440 | Kim et al. | Sep 2005 | B2 |
6963136 | Shinozaki | Nov 2005 | B2 |
6977435 | Kim | Dec 2005 | B2 |
6998710 | Kobayashi | Feb 2006 | B2 |
7008867 | Lei | Mar 2006 | B2 |
7064435 | Chung | Jun 2006 | B2 |
7098127 | Ito | Aug 2006 | B2 |
7135766 | Costa | Nov 2006 | B1 |
7196001 | Datta | Mar 2007 | B2 |
7208834 | Lee et al. | Apr 2007 | B2 |
7239028 | Anzai | Jul 2007 | B2 |
7246432 | Tanaka et al. | Jul 2007 | B2 |
7335536 | Lange | Feb 2008 | B2 |
7355288 | Lee et al. | Apr 2008 | B2 |
7456089 | Aiba | Nov 2008 | B2 |
7462942 | Tan | Dec 2008 | B2 |
7479690 | Shiraishi | Jan 2009 | B2 |
20010008224 | Woolsey | Jul 2001 | A1 |
20010051426 | Pozder et al. | Dec 2001 | A1 |
20020158334 | Vu et al. | Oct 2002 | A1 |
20030218246 | Abe et al. | Nov 2003 | A1 |
20040023450 | Katagiri et al. | Feb 2004 | A1 |
Number | Date | Country |
---|---|---|
1005082 | May 2000 | EP |
60217646 | Oct 1985 | JP |
1061038 | Mar 1989 | JP |
4278543 | Oct 1992 | JP |
4318935 | Nov 1992 | JP |
05-335313 | Dec 1993 | JP |
06333931 | Dec 1994 | JP |
1961221 | Aug 1995 | JP |
1985660 | Oct 1995 | JP |
8013166 | Jan 1996 | JP |
2785338 | Aug 1998 | JP |
10-275811 | Oct 1998 | JP |
11-163019 | Jun 1999 | JP |
11354578 | Dec 1999 | JP |
2000106362 | Apr 2000 | JP |
2000192216 | Jul 2000 | JP |
2000 228420 | Aug 2000 | JP |
2002228420 | Aug 2000 | JP |
2000 260803 | Sep 2000 | JP |
2000260803 | Sep 2000 | JP |
2002016096 | Jan 2002 | JP |
2004335255 | Nov 2004 | JP |
2005284490 | Oct 2005 | JP |
2006128662 | May 2006 | JP |
2006147810 | Jun 2006 | JP |
3829325 | Oct 2006 | JP |
3850261 | Nov 2006 | JP |
3856304 | Dec 2006 | JP |
417265 | Jan 2001 | TW |
432653 | May 2001 | TW |
444364 | Jul 2001 | TW |
445618 | Jul 2001 | TW |
452950 | Sep 2001 | TW |
WO 0182375 | Nov 2001 | WO |
WO 0182375 | Nov 2001 | WO |
Number | Date | Country | |
---|---|---|---|
20080088019 A1 | Apr 2008 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 09837007 | Apr 2001 | US |
Child | 11981125 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 09798654 | Mar 2001 | US |
Child | 09837007 | US |