Surface mountable electronic component

Information

  • Patent Grant
  • 10629485
  • Patent Number
    10,629,485
  • Date Filed
    Thursday, September 6, 2012
    11 years ago
  • Date Issued
    Tuesday, April 21, 2020
    4 years ago
Abstract
A surface mountable electronic component free of connecting wires comprises a semiconductor substrate, wherein a plurality of solderable connection areas are arranged at the underside of the component. The component comprises at least one recess is formed in the region of the edges bounding the underside; and in that the recess is covered with an insulating layer. A method for the manufacture of such a component comprises the formation of corresponding recesses.
Description
FIELD OF INVENTION

The present invention relates to a surface mountable electronic component free of connection wires having a semiconductor substrate, wherein a plurality of solderable connection areas are arranged at the underside of the component, as well as to a method for its manufacture.


BACKGROUND

Such a surface mountable component, as is described, for example, in DE 20 2008 005 708 U1, is typically electrically conductively connected to a circuit board (“printed circuit board”, PCB). For this purpose such a component, however, has no connection wires which project out of the housing of the component or which protrude from the housing in order to be connected to the circuit board in accordance with the principle of through plug assembly. In contrast to this, a surface mountable component has a plurality of solderable connection areas by means of which the component is soldered to the circuit board. For this purpose a corresponding arrangement of contacting surfaces is provided at the circuit board. The contacting surfaces are, for example, printed with a soldering paste by means of screen printing or stencil printing. Following the equipping of the circuit board with a plurality of components these are soldered to the contacting surfaces of the circuit board by a so-called reflow process. Alternatively to this it is also known to initially bond the surface mountable components at the circuit board and to finally solder these in a so-called wave bath or a splash bath.


The arrangement of the connection areas at the underside of the components is precisely defined so that a corresponding arrangement of contacting surfaces can be provided at the associated circuit board.


A particular advantage of components designed in this manner consists therein that these only require very little space on the circuit board. Thus a large packing density results.


However, on soldering such surface mountable components, the danger arises that excess solder comes into contact with the side surfaces of the components, which side surfaces are generally formed by the semiconductor substrate, and thereby cause short circuits. The side surfaces of such a surface mountable component are namely typically non-electrically insulated due to the manufacturing process. The danger of short circuits can thereby be prevented that the connection areas are shifted from the edge of the component towards the inside. This is, however, frequently not possible or is not desired due to reasons of space. Furthermore, the spacing of the connection areas to the underside of the component and thus finally also to the side surfaces can be increased in that additional layers in the form of thick metallized layers and/or platforms of insulation layers are provided between the underside of the component and the connection areas. Both variants can, however, technically only be implemented in a limited manner and require additional process steps on the manufacture of the component which are associated with a high demand in effort and cost.


For this reason it is the object of the invention to provide an electronic component of the initially named kind which can be mounted safely and reliably at the circuit board and which can be manufactured cost-effectively.


SUMMARY

The subject matter satisfying this object is provided by a component having the features of claim 1 and in particular thereby that at least one recess is formed in the region of the edges bounding the underside, and in that the recess is covered with an insulating layer. Through the introduction of one or more recesses and the covering of this (these) recess(es) with an insulation layer the effective spacing between the connection areas and the non-insulated side surfaces of the semiconductor substrate is increased. It is thereby prevented in a simple and at the same time effective manner that excess solder, for example, due to the pressing force and/or due to capillary forces comes into contact with the substantially non-insulated side surfaces of the semiconductor substrate during the soldering of the component to a circuit board. The recesses can be provided extending peripherally, this means extending over all of the edges surrounding the underside or can also only be provided in part sections, for example, at such part sections which are located in the direct vicinity of connection areas.


If reference is made to the underside or to any other side of the component in connection with the invention then this reference relates to the position of use of the component, this means when the component is, for example, mounted at a circuit board after its manufacture.


The component preferably has connection areas exclusively at its underside and thereby distinguishes itself from components which have further connection areas, for example, also at the upper side of the component, such as is the case, for example, for transistors manufactured in accordance with the so-called mesa process or for other components.


In accordance with a further preferred embodiment the semiconductor substrate is manufactured by means of a planar process. The semiconductor substrate is preferably undoped in the region of its side surfaces. In particular, no p/n transitions are present in the region of the side surfaces. Thereby it is not required and in particular also not provided to cover the side surfaces with a passivating material which would necessarily be required for the previously mentioned mesa structures. Lateral plane surfaces are covered with the insulation layer merely in the region of the recesses, this means surfaces inclined with regard to the underside of the component. Thereby, the manufacture of the component is simplified, which will still be explained in detail in the following.


In accordance with an advantageous embodiment, the maximum depth of the recess amounts to at least 5 μm and to at most 40 μm, preferably to approximately 10 to 15 μm. The largest possible depth of the recesses is understood to be the maximum depth, this means the distance of the deepest point of the recess from the plane defined by the underside of the component. For maximum depths smaller than 5 μm no improvement of the short circuit safety can be achieved on soldering, while for maximum depths of more than 40 μm only a small increase of the short circuit safety is to be expected in comparison to the additional manufacturing demand in effort and cost.


In relative terms the maximum depth of the recess preferably amounts to at least 2% and to at most 10% of the height of the component, in particular to between approximately 3% to 6% of the height of the component. This means, that the respective recess (and preferably also the associated insulation layer) merely extends along a small fraction of the height of the component.


In order to reliably avoid a short circuit between the connection areas and the side surfaces of the component due to solder, the respective recess does not have to be particularly deep, but it can rather be designed flat. In accordance with an advantageous embodiment, the mentioned maximum depth can approximately correspond to the width of the recess or even be less than this. The width of the recess is understood to be the maximum lateral extent of the recess and indeed starting from a plane which is defined by the associated side surfaces of the component. In particular, the maximum depth of the recess can amount to at most half of the width of the trench which is formed prior to the separation of adjacent components in order to generate the respective recess.


In accordance with an advantageous embodiment of the invention the recess is designed as a hollow groove, this means as a round recess which, in cross-section, preferably corresponds to a quarter of a circle. Such a hollow groove is also referred to as a U trench. Due to the separation of adjacent components after the formation of such U trenches the respective recess naturally only has a half U shape.


Alternatively the recess can have a planar shoulder section which is inclined with respect to a plane defined by the underside of the component, wherein the degree of inclination preferably amounts to 30 to 80°, in particular amounts to approximately 60°. Such a design of the recess is also referred to as a V trench. Furthermore, a combination of U shaped and V shaped recesses or trenches is also possible. From this a substantially trapezoidal shape of the concerned trench results, this means that a plateau is additionally provided at the underside of the V shape in comparison to a V shape. The recess in this case (after the separation of adjacent components) has the corresponding shape of half a trapezium.


Preferably, the recess further comprises a base section which bounds the inclined shoulder section on the one side and a side surface of the substrate on the other side which base section preferably runs in parallel to the plane defined by the underside of the semiconductor substrate.


Preferably, the insulation layer comprises silicon oxide, silicon nitride, paint and/or adhesive. Such materials have been proven to be particularly suitable for the manufacture of the insulation layer. In particular, these materials are common to the manufacture of electronic components so that no additional technologies or so far non-typical technologies must be used.


In accordance with a further preferred embodiment of the invention the thickness of the insulation layer is less than 2 μm, preferably less than 1 μm. It is thus sufficient to apply a comparatively thin insulation layer at the recesses, wherein a uniform layer thickness is not necessarily required. However, a minimum thickness should not fall below 50 nm in order to ensure a sufficient stability and capability of insulation of the insulation layer.


A further object of the information consists therein to provide a method for the manufacture of an electronic component which is free of connection wires of the initially named kind and which avoids the initially mentioned disadvantages and can be carried out cost-effectively.


The subject matter satisfying this object is provided by the features of the independent method claims and in particular by a method for the manufacture of surface mountable electronic components which are free of connection wires which each have a respective semiconductor substrate at whose underside a plurality of solderable connection areas are arranged. The method comprising the steps of:


formation of recesses at a surface of a wafer composed of a semiconductor substrate material, wherein the recesses extend along a separation line which separate a component from an adjacent component;


application of an insulation layer which covers at least the recesses; and


separation of the components along the separation lines.


The introduction of the recesses and the application of the insulation layer preferably takes place prior to the separation of the components. Thereby, the recesses and the insulation layer can be generated in a particularly simple manner. The separation can take place through suitable methods, such as, for example, by sawing or cutting, in particular by laser cutting.


In accordance with an advantageous embodiment the method further comprises the application of connection areas, wherein the connection areas can be applied both before and also after the application of the insulation layer in time. Furthermore, the insulation layer can also cover further surface sections at the underside of the component beside the recesses, for example, regions between the connection areas or such regions which are covered in a subsequent method step with metallizing layers which in turn are in contact with the connection areas.


The recesses are preferably generated by means of an etching method. The recesses can in principle also be manufactured by other methods, for example, with the aid of a laser.


In accordance with a further advantageous embodiment, the formation of the recesses and a formation of further structures in the semiconductor substrate material, in particular a formation of marking codes at a surface of the wafer lying opposite to the mentioned surface takes place in the same method step. Since marking codes in the form of recesses are anyway introduced at the upper side of the component, typically on the manufacture of components of the same type, which is also referred to as marking, and is, for example, carried out by means of an etching method, no additional method step is required for the formation of the recesses.


Preferably, the insulation layer is applied by means of chemical vapor deposition or physical vapor deposition. Thereby a sufficient hardness and homogeneity of the insulation layer is ensured. Furthermore, no modifications of the production plant are generally required for carrying out the method in accordance with the invention. Principally, also other coating methods are possible, for example, vaporization, sputtering, spraying and/or emersion in dependence on the material used for the insulation layer. The insulation layer can have a one-layer structure or a multi-layer structure.


Preferably, active structures are formed in the respective component (e.g. p/n junctions) prior to the separation of the components, wherein the separation of the components takes place along the separation lines outside of the active structures. Thus, no active structures are present in the region of the (typically non-insulated) side surfaces of the component.


The invention further relates to a method for the connection of a surface mountable electronic component which is free of connection wires in accordance with one of the apparatus claims to a circuit board which has a plurality of contacting surfaces which are associated with respective connection areas of the component. The method comprises the steps:


applying a solder at the connection areas and/or at the contacting surfaces;


positioning the component at the circuit board; and


melting the solder so that each connection area is connected to the associated contacting surface by means of the solder.


Further advantageous embodiments of the invention are disclosed in the dependent claims, the description and the drawing.





BRIEF DESCRIPTION OF THE DRAWINGS

The invention is described in the following by means of embodiments with reference to the drawing. There is shown:



FIG. 1 a schematic cross-sectional view of an electronic component in accordance with the invention in accordance with a first embodiment;



FIG. 2 a schematic cross-sectional view of an electronic component in accordance with the invention in accordance with a second embodiment;



FIG. 3 a cross-sectional view of a component attached to a circuit board in accordance with the first embodiment;



FIGS. 4 and 5 perspective views of a component in accordance with the first embodiment.





DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS


FIGS. 1 to 5 show a surface mountable electronic component 10 which is free of connection wires in accordance with the invention in accordance with a first or a second embodiment. The component 10 is a diode in the present embodiments, such as, for example, a so-called ESD component as is used in the form of a protective diode for protection of electrostatic discharges.


The present invention is, however, not limited to diodes but can principally be used in all plausible kinds of electronic components, in particular, also in substantially more complex integrated circuits.


The component 10 comprises a semiconductor substrate 12 having a substantially quadratic shape. In the interior of the semiconductor substrate 12 two active structures 16 are present in the embodiments shown here which are formed by means of known methods in boundary regions of the semiconductor substrate 12 at the underside 14 of the component 10.


The active structures 16 are in electric contact with respective connection sections 18 which are formed at the underside 14 by corresponding metallization layers. The connection sections 18 in turn are in contact with respective solderable connection areas 20 which likewise are formed by metallization layers. As can clearly be recognized in FIG. 5, the connection areas 20 have a rectangular shape. The completed component 10 has no housing.


The connection areas 20 are provided for the formation of solder contacts with corresponding contacting surfaces 34 which are formed at a circuit board 32 in the form of copper surfaces (see FIG. 3 and FIG. 4). The electric and mechanical connection between the component 10 and the circuit board 32 is generated by a solder 36.


Cutouts in the shape of recesses 22 are formed at the edges surrounding the underside 14 of the component 10, this means at the surface defining the edges between the underside 14 of the semiconductor substrate 12 and at the four side surfaces 25 of the semiconductor substrate 12.


For the first embodiment in accordance with FIG. 1 and FIGS. 3 to 5 these recesses 22 have the shape of a hollow groove. The recesses 22 have a shoulder section 28 inclined by an angle of approximately 60° with regard to a plane defined by the underside 14 of the component 10. Furthermore, the recesses 22 in this example have a base section 30 bounding the inclined shoulder section 28 at one side and the corresponding side surface 25 of the component 10 at the other side, which base section runs in parallel to the plane defined by the underside 14.


In the present embodiments the recesses 22 are surrounding peripherally can, however, alternatively can also only be provided in sections surrounding the edges along the underside 14 of the component 10.


The recesses 22 are covered by an insulation layer 24a which is preferably composed of silicon oxide, however, can also be manufactured from a different electrically non-conducting material, such as, for example, silicon nitride, paint or adhesive. Also a combination of different insulating materials is possible.


A further insulation layer 24b is provided at the underside 14 of the component and directly covers the semiconductor substrate 12 with the exception of the connection points between the active structures 16 and the connection sections 18. Furthermore, an insulation layer 24c is provided which covers the connection sections 18 with the exception of the contact points between the connection sections 18 and the connection areas 20.


Finally, an insulation layer 24d is also provided at the upper side 26 of the component 10. The side surfaces 25 are free of insulation layers, with the exception of the recesses 22.


With regard to the dimensions it should be noted that the schematic illustrations of FIG. 1 and FIG. 2 are not true to scale. Thus, in particular the recesses 22 are illustrated strongly enlarged with regard to the height and the width of the component 10. Also the different layer thicknesses are not true to scale.


In contrast to this the component 10 is illustrated substantially to scale in FIGS. 3 to 5 which Figs. are generated by means of a scanning electron microscope. The dimensions of the component 10 (length×width×height) amount to approximately 0.6 mm×0.3 mm×0.3 mm. The maximum depth of the recesses 22 amounts to approximately 10 to 15 μm. The maximum lateral extent of the recesses 22 likewise amounts to approximately 10 to 15 μm in the embodiments in accordance with FIGS. 3 to 5, however, can principally deviate from the maximum depth.


The component 10 in accordance with the invention generally has dimensions (length, width, height) which are preferably less than 1 mm. Hereby, a particularly high stacking density can indeed be achieved at a circuit board. However, for such small dimensions of the component 10 a particularly high danger of a possible short circuit between the connection areas 20 and the non-electrically insulated side surfaces 25 exists due to the solder 36. For this reason, the recesses 22 with the insulation layer 24a are particularly advantageous for such small dimensions.


A marking code 38 is further provided at the upper side 26 of the component (FIGS. 3 and 4) which marking code 38 is formed by recesses.


The insulation layers 24a to 24d are, however, not visible in FIGS. 3 to 5 due to their thickness which preferably amounts to less than 1 μm. Furthermore, the connection sections 18 and the connection areas 20 are likewise not visible in FIG. 3 due to the position of the sectional plane.


As can clearly be recognized in FIGS. 3 and 4, in particular in the left half of the image of FIG. 3, the recesses 22 prevent the non-insulated side surfaces 25 of the component 10 or of the semiconductor substrate 12 from coming into contact with the solder 36 on attachment to the circuit board 32 in an effective manner.


Although the solder 36 has a bulge in the region of the recess 22 in the direction of the component 10, as can clearly be recognized in the left half of the image of FIG. 3, the recess 22 provides a spacing between the solder 36 and the non-insulated side surface 25 which is sufficient to avoid an electric contact or a short circuit. In the region of the recess 22 itself the electric contact is prevented by the insulation layer 24a.


With regard to the shown embodiments it should be noted that no active structures 16 (e.g. p/n transition) are present in the region of the side surfaces 25 of the component 10. The recess 22 and the associated insulation layer 24a thus merely serve the purpose of avoiding a short circuit between the connection areas 20 and the respective conductive side surfaces 25 and not e.g. between the connection areas 20 and the active structures 16 of the component 10. Hereby, relatively small requirements can be expected of the respective recesses 22 and in particular of the associated insulation layer 24a (material and thickness) in order to effect the desired short circuit safety (in comparison, for example, to the electric insulation of a p/n junction).


In the following, a method will be described merely by way of example by means of which components 10 in accordance with the invention can be manufactured.


Typically, the manufacture of components 10 of this kind thereby takes place in that the desired semiconductor structures (active structures 16) are initially generated for a plurality of components 10 in a wafer in a planar process in a rasterized manner and then the respective connection areas 20 as well as the associated connection sections 18 are applied. The wafer is then separated by means of suitable separation methods, such as, for example, sawing, laser cutting or other cutting processes in order to separate the completed components 10. A further processing of the separated components 10 is generally not required and would, in particular for very small components, if at all, only be possible with a very large demand in effort and cost.


The method of manufacture in accordance with the invention additionally provides that the recesses 22 are introduced into the wafer already prior to the separation. This can, for example, take place by etching, wherein the recesses 22 are preferably generated in the same method step as the marking code 38. The recesses 22 are introduced along the latter separation points between the components to be separated in the form of, for example, U shaped trenches (FIG. 1) or V shaped trenches (FIG. 2). The latter separation of the individual components 10 takes place in the region of these trenches, with a symmetric separation of the trench contour being striven for in order to ensure uniform dimensions of the recess 22. Thus, approximately one half of a trench is provided for each component 10, when considered in cross-section, while the other half is provided for a respective adjacent component 10.


Through suitable measures, such as, for example, a sufficient dimensioning of the section of the recess 22 parallel to the underside 14 (FIG. 1) or of the base section 30 (FIG. 2) it can be ensured that no separation takes place in the direct region of the actual hollow groove (FIG. 1) or of the shoulder section 28 (FIG. 2) on the separation of the components 10 also for certain tolerances and thus a sufficient maximum depth of the recesses 22 is ensured.


The application of the insulation layer 24a likewise takes place prior to the separation. For example, the insulation layers 24a can be applied at the same time with one or more of the remaining insulation layers 24b to 24d at the recesses 22 so that masking steps demanding in effort and cost can be omitted.


Through the method in accordance with the invention a surface mountable electronic component which is free of connection wires can be manufactured in a simple and cost-effective manner which can be connected to a circuit board 32 in a reliable manner on the avoidance of short circuits by means of soldering.


For this purpose, the separated components 10 are positioned at a respective circuit board 32, for example, by means of a placement machine and is soldered to the contacting surfaces 34 there. Should the solder 36 have been provided at the contacting surfaces 34 of the circuit board 32 previously for this purpose, the provision of the recesses 22 with the respective insulation layer 24a at the component 10 is found to be particularly advantageous, since the contacting surfaces 34 of the circuit board 32 (and thus the thereon provided solder 36) typically projects from the periphery of the respective component 10, whereby a particularly high danger of a short circuit arises.

Claims
  • 1. A surface mountable electronic component free of connecting wires, having an upper side and an underside, the surface mountable electronic component comprising: a semiconductor substrate having an upper side surface, an underside surface and four side surfaces, wherein each of the four side surfaces join the underside surface at an edge and are not insulated;a plurality of planar solderable surfaces formed on the underside of the component;at least one recess formed in at least a region of the edge, the at least one recess covered with a first insulating layer,wherein for each at least one recess, a combination of the recess and the first insulating layer forms a hollow groove;at least one active region formed in a region of the semiconductor structure that is spaced apart from the side surfaces of the semiconductor substrate such that the at least one active region does not contact the hollow groove and the first insulating layer does not completely cover an exposed portion of the at least one active region;a metallized connection section running directly between the exposed portion of the at least one active area and a downwardly extending metallized connection area;the connection section at least partially covered by a second insulating layer which covers the connection section with the exception of a contact point between the connection section and the connection area;the connection area including an upstanding outer side wall; andthe connection area being offset from the at least one active area.
  • 2. A component in accordance with claim 1, wherein the plurality of solderable surfaces are formed exclusively on the underside of the component.
  • 3. A component in accordance with claim 1, wherein a maximum depth of the recess amounts to at least 5 μm and at most 40 μm.
  • 4. A component in accordance with claim 1, wherein a maximum depth of the recess amounts to at least 2% and at most 10% of a height of the component.
  • 5. A component in accordance with claim 1, wherein the recess has a maximum depth that is equal to, or less than, a width of the recess.
  • 6. A component in accordance with claim 1, whereinthe first insulating layer comprises at least one of silicon oxide, silicon nitride, paint or an adhesive.
  • 7. A component in accordance with claim 1, whereinthe thickness of the first insulating layer amounts to less than 2 μm.
  • 8. A component in accordance with claim 3, wherein the maximum depth of the recess amounts to approximately 10 to 15 μm.
  • 9. A component in accordance with claim 4, wherein the maximum depth of the recess amounts to between approximately 3% to 6% of the height of the component.
  • 10. A component in accordance with claim 1, wherein the thickness of the first insulating layer amounts to less than 1 μm.
  • 11. A surface mountable electronic component free of connecting wires, having an upper side and an underside, the surface mountable electronic component comprising: a semiconductor substrate having an upper side surface, an underside surface and four side surfaces, wherein each of the four side surfaces join the underside surface at an edge and are not insulated;a plurality of solderable surfaces formed on the underside of the component; andat least one recess formed in at least a region of the edge, the at least one recess covered with a first insulating layer,wherein for each at least one recess, a combination of the recess and the first insulating layer forms a shape including:a planar shoulder section, the planar shoulder section being inclined with respect to a plane defined by the underside of the surface mountable electronic component, anda base section bounding the inclined shoulder section on one side and a side surface of the semiconductor substrate at the other side; andat least one active region formed in a region of the semiconductor structure that is spaced apart from the side surfaces of the semiconductor substrate such that the at least one active region does not contact the at least one recess and the first insulating layer does not completely cover an exposed portion of the at least one active region;a metallized connection section running directly between the exposed portion of the at least one active area and a downwardly extending metallized connection area;the connection section at least partially covered by a second insulating layer which covers the connection section with the exception of a contact point between the connection section and the connection area;the connection area including an upstanding outer side wall; andthe connection area being offset from the at least one active area.
  • 12. The surface mountable electronic component of claim 11, wherein a degree of inclination of the planar shoulder section with respect to the plane amounts to 30° to 80°.
  • 13. The surface mountable electronic component of claim 11, wherein a degree of inclination of the planar shoulder section with respect to the plane amounts to approximately 60°.
  • 14. The surface mountable electronic component of claim 11, wherein the base section runs in parallel to the plane defined by the underside of the surface mountable electronic component.
  • 15. The surface mountable electronic component of claim 1, wherein the outer side wall of the connection area is positioned more outwardly toward at least one of the side surfaces of the semiconductor substrate than the at least one active area.
  • 16. The surface mountable electronic component of claim 11, wherein the outer side wall of the connection area is positioned more outwardly toward at least one of the side surfaces of the semiconductor substrate than the at least one active area.
Priority Claims (1)
Number Date Country Kind
10 2011 112 659 Sep 2011 DE national
PCT Information
Filing Document Filing Date Country Kind 371c Date
PCT/EP2012/067378 9/6/2012 WO 00 7/8/2014
Publishing Document Publishing Date Country Kind
WO2013/034628 3/14/2013 WO A
US Referenced Citations (187)
Number Name Date Kind
3535774 Baker Oct 1970 A
3735483 Sheldon May 1973 A
3852876 Sheldon Dec 1974 A
3972113 Nakata Aug 1976 A
3984859 Misawa Oct 1976 A
4040084 Tanaka Aug 1977 A
4080621 Funakawa Mar 1978 A
4179794 Kosugi Dec 1979 A
4255757 Hikin Mar 1981 A
4904609 Temple Feb 1990 A
4929300 Wegleiter May 1990 A
4974050 Fuchs Nov 1990 A
4984130 Dull Jan 1991 A
4999684 Temple Mar 1991 A
5164218 Tsuruta Nov 1992 A
5477253 Hotomi Dec 1995 A
5482887 Duinkerken Jan 1996 A
5593927 Farnworth Jan 1997 A
5801432 Rostoker et al. Sep 1998 A
6127720 Nakura Oct 2000 A
6219908 Farnworth et al. Apr 2001 B1
6238952 Lin May 2001 B1
6245598 Chen Jun 2001 B1
6326698 Akram Dec 2001 B1
6400004 Fan et al. Jun 2002 B1
6420245 Manor Jul 2002 B1
6544821 Akram Apr 2003 B2
6608366 Fogelson et al. Aug 2003 B1
6624505 Badehi Sep 2003 B2
6680524 Minamio Jan 2004 B2
6693358 Yamada Feb 2004 B2
6717245 Kinsman Apr 2004 B1
6759745 Masumoto Jul 2004 B2
6774659 Chiang Aug 2004 B1
6777797 Egawa Aug 2004 B2
6780746 Kinsman Aug 2004 B2
6781244 Prabhu Aug 2004 B2
6803298 Hamerski Oct 2004 B2
6812548 Dias Nov 2004 B2
6856026 Yamada Feb 2005 B2
6864172 Noma Mar 2005 B2
6888231 Maeda May 2005 B2
6914770 Goldberger Jul 2005 B1
6987034 Chiang Jan 2006 B1
7064014 Dias Jun 2006 B2
7085127 Goldberger Aug 2006 B2
7088573 Goldberger Aug 2006 B2
7101735 Noma Sep 2006 B2
7115483 Kwon Oct 2006 B2
7119421 Rohrmoser et al. Oct 2006 B2
7129114 Akram Oct 2006 B2
7157297 Kamikawa Jan 2007 B2
7167357 Goldberger Jan 2007 B2
7179309 Goldberger Feb 2007 B2
7183136 Hashimura Feb 2007 B2
7183630 Fogelson et al. Feb 2007 B1
7208340 Noma Apr 2007 B2
7218001 Seng May 2007 B2
7221555 Goldberger May 2007 B2
7256073 Noma Aug 2007 B2
7264995 Kim Sep 2007 B2
7282431 Kang Oct 2007 B2
7301222 Patwardhan Nov 2007 B1
7312107 Noma Dec 2007 B2
7312521 Noma Dec 2007 B2
7387911 Audette Jun 2008 B2
7394152 Yu Jul 2008 B2
7399683 Noma Jul 2008 B2
7413927 Patwardhan Aug 2008 B1
7413931 Noma Aug 2008 B2
7456083 Noma Nov 2008 B2
7495341 Zilber Feb 2009 B2
7514291 Akram Apr 2009 B2
7598154 Izumi Oct 2009 B2
7642631 Lu Jan 2010 B2
7645635 Wood et al. Jan 2010 B2
7675153 Kurosawa Mar 2010 B2
7691726 Seng Apr 2010 B2
7714448 Miyata May 2010 B2
7719102 Noma May 2010 B2
7738755 Shioda Jun 2010 B2
7781888 Kobayakawa Aug 2010 B2
7816186 San Antonio et al. Oct 2010 B2
7823322 Palmade Nov 2010 B2
7824941 Braune et al. Nov 2010 B2
7833881 Farnworth Nov 2010 B2
7838424 Karta Nov 2010 B2
7892890 Kurosawa Feb 2011 B2
7919875 Noma Apr 2011 B2
7952176 Pagaila May 2011 B2
7981727 Liu Jul 2011 B2
8017447 Olsen Sep 2011 B1
8105856 Noma Jan 2012 B2
8154135 Kim Apr 2012 B2
8198104 Urano Jun 2012 B2
8227901 Seki Jul 2012 B2
8329509 Gong et al. Dec 2012 B2
8368181 Suzuki Feb 2013 B2
8406004 Pagaila Mar 2013 B2
8426949 Seki Apr 2013 B2
8507327 Tsukamoto Aug 2013 B2
8536694 Inomata Sep 2013 B2
8582314 Park Nov 2013 B2
8685795 Wang Apr 2014 B2
8809121 Li et al. Aug 2014 B2
9018096 Price Apr 2015 B2
9018537 Karrer Apr 2015 B2
9418919 Groenhuis et al. Aug 2016 B2
20010051392 Akram Dec 2001 A1
20020027257 Kinsman et al. Mar 2002 A1
20020047210 Yamada Apr 2002 A1
20020050631 Minamio May 2002 A1
20020063315 Huang et al. May 2002 A1
20030006055 Chien-Hung et al. Jan 2003 A1
20030062613 Masumoto Apr 2003 A1
20030080398 Badehi May 2003 A1
20030102526 Dias Jun 2003 A1
20030111720 Tan Jun 2003 A1
20030205781 Hamerski Nov 2003 A1
20030209772 Prabhu Nov 2003 A1
20030230805 Noma Dec 2003 A1
20040000723 Egawa Jan 2004 A1
20040017012 Yamada Jan 2004 A1
20040046240 Hasebe et al. Mar 2004 A1
20040063268 Noma Apr 2004 A1
20040137723 Noma Jul 2004 A1
20040161920 Noma Aug 2004 A1
20040235270 Noma Nov 2004 A1
20040238926 Obinata Dec 2004 A1
20050009313 Suzuki Jan 2005 A1
20050012205 Dias Jan 2005 A1
20050048740 Noma Mar 2005 A1
20050051882 Kwon Mar 2005 A1
20050093174 Seng May 2005 A1
20050095750 Lo May 2005 A1
20050116321 Li et al. Jun 2005 A1
20050176235 Noma Aug 2005 A1
20050186760 Hashimura Aug 2005 A1
20050195553 Goldberger Sep 2005 A1
20050195558 Goldberger Sep 2005 A1
20050202651 Akram Sep 2005 A1
20050208735 Noma Sep 2005 A1
20050250234 Kamikawa Nov 2005 A1
20060056134 Goldberger Mar 2006 A1
20060061939 Goldberger Mar 2006 A1
20060068572 Noma Mar 2006 A1
20060079019 Kim Apr 2006 A1
20060079024 Akram Apr 2006 A1
20060104007 Goldberger May 2006 A1
20060105547 Audette May 2006 A1
20060141750 Suzuki Jun 2006 A1
20060175697 Kurosawa Aug 2006 A1
20060270093 Noma Nov 2006 A1
20070102802 Kang May 2007 A1
20070126092 San Antonio et al. Jun 2007 A1
20070138498 Zilber Jun 2007 A1
20070173035 Izumi Jul 2007 A1
20070247821 Kobayakawa Oct 2007 A1
20070257365 Lu Nov 2007 A1
20080006910 Miyata Jan 2008 A1
20080067634 Swee Seng Mar 2008 A1
20080093708 Noma Apr 2008 A1
20080111228 Yu May 2008 A1
20080213976 Farnworth Sep 2008 A1
20080224320 Palmade Sep 2008 A1
20080265424 Noma Oct 2008 A1
20090011543 Karta Jan 2009 A1
20090050996 Liu Feb 2009 A1
20090142026 Shioda Jun 2009 A1
20090160035 Suzuki Jun 2009 A1
20090189257 Seki Jul 2009 A1
20090197361 Braune Aug 2009 A1
20090266593 Karrer Oct 2009 A1
20090309194 Seki Dec 2009 A1
20100044839 Okada Feb 2010 A1
20100112755 Kurosawa May 2010 A1
20100140813 Pagaila Jun 2010 A1
20100142174 Pagaila Jun 2010 A1
20100240213 Urano Sep 2010 A1
20100258936 Kim Oct 2010 A1
20110031615 Inomata Feb 2011 A1
20110108883 Tsukamoto May 2011 A1
20110176285 Park Jul 2011 A1
20120153502 Price Jun 2012 A1
20140051194 Herrmann Feb 2014 A1
20140167238 Jeon et al. Jun 2014 A1
20140346642 Mahner Nov 2014 A1
Foreign Referenced Citations (17)
Number Date Country
3826736 Feb 1990 DE
10042931 Mar 2002 DE
2230688 Sep 2010 EP
53078169 Jul 1978 JP
55133542 Oct 1980 JP
5957476 Apr 1984 JP
59057476 Apr 1984 JP
60066830 Apr 1985 JP
2000164851 Jun 2000 JP
WO 03003445 Jan 2003 JP
2004288816 Oct 2004 JP
WO-03077306 Sep 2003 WO
2004040661 May 2004 WO
WO-2006054606 May 2006 WO
2006075197 Jul 2006 WO
WO 2006075197 Jul 2006 WO
2009156970 Dec 2009 WO
Non-Patent Literature Citations (1)
Entry
Koschmieder et al., “Soldering the QFN Stacked Die Sensors to a PC Board,” Freescale Semiconductor Application Note, AN3111 (Apr. 2010).
Related Publications (1)
Number Date Country
20140346642 A1 Nov 2014 US