The present invention relates to the field of high speed electronic interconnections and the packaging of semiconductor integrated circuits for use therewith.
The overall performance of high speed electronic systems operating in the multi-gigabit per second range is ultimately dependant on the signal integrity of the transmitted data. The first steps in controlling signal integrity are made in the design of the circuit. Choices made in terms of circuit layout, the materials used and the general architecture of the complete assembly will all have impact on the quality of the transmitted electronic signal. One of the major concerns in maintaining signal integrity is to assure that the signal encounters as few parasitic effects and electrical discontinuities as possible. One solution would be to have all signals in an electronic system be made by means of coaxial cable connections to provide and maintain a fully shielded conductor path having unvarying characteristic impedance through its entire path. However, this solution is impractical and too expensive for most electronic products. In place of coaxial cables, microstrip and stripline interconnection paths are constructed to control the impedance and provide a measure of shielding. While these solutions have worked well for the industry for some years, as the electronics industry transitions into the gigahertz frequency due to the continuing advance of semiconductors processing, the old methods must be either replaced with new ones or the old methods must be modified to accommodate the changes needed. This is especially true as signals from the IC chip start out at a very fine pitch (i.e. circuit or contact width and spacing) and must from there graduate to the coarser pitches required for next level assembly. These transitions are normally characterized by junctions that are abrupt as the signal moves from one part of the interconnection chain to the next and, depending on the speed of the signal, these transitions can have profound effects on the signal integrity, manifest in the form of reflections and ringing in the circuit. Thus as circuit speeds climb, there is need for new approaches to design of interconnections from the chip through the interconnection chain, which will provide relief from those current design features and elements that degrade circuit performance.
The present invention is best illustrated by way of example, and not by way of limitation, in the figures of the accompanying drawings and in which like reference numerals refer to similar elements and in which:
Disclosed herein are innovative structures for controlling the quality of an electronic signal that must transition from a fine pitch to a coarser, more useful pitch. An example is the pitch transition from IC chip to terminations on an IC package. Another example is pitch transition required from IC chip to an IC test system. The objective is accomplished by creating interconnection paths that simultaneously taper insulating substrate and signal line to effectively produce the desired characteristic impedance in the signal line in a manner that is unchanging as the signal transitions from a fine pitch to a coarser pitch. This structure is useful for a wide variety of applications from test and measurement to electronic system structures such as switches and routers to IC packages for a range of chips and applications from CPU chips to memory chips as well as for circuit structures that are used to interconnect them.
The embodiments herein disclosed address the limitations of current circumstances relative to the design and manufacturing practices employed in the fabrication of electronic device and system interconnections and the present inability of those design and manufacturing practices to address adequately and fully the needs for improved electronic signal integrity as it transitions from fine pitch to course pitch and back to fine pitch as required. Thus, a first objective of the present disclosure is to describe structures which provide uniform controlled impedance from one electronic device or element to another electronic device or element while the signal transitions from a fine pitch to a course pitch and back. It is a second objective of the disclosure to describe applications of the structures described in specific product embodiments where significant benefit or improvements in product performance can be gained. It is a third objective of this disclosure to describe prospective methods for the construction of tapered dielectric and tapered trace structures that provide a uniform characteristic impedance as traces transition from fine to coarse pitch.
The present embodiments offer novel alternative approaches to addressing and meeting the stated objective and solving the problems associated with current design approaches. The conceptual structures comprise the use of any of a number of alternative embodiments of controlled impedance signal distribution structures from one device or element to a second device or element while the pitch (i.e. width and spacing) of the conductor is reduced or enlarged.
In
Such tapered structures could be created by molding of the dielectric followed by the creation of the conductor traces or, alternatively the dielectric material could be molded over the circuits on a second material. Another alternative manufacturing method is to form the taper structure by deposition of the dielectric, such as by means of multiple layers of prefabricated or multiple layers of sequentially screen printed dielectric materials or by means of ink jet printing thin layers of dielectric materials onto a metal base to create the desired dielectric taper topography for the circuits.
While the structures are shown with wire bonds being made to two rows of bond pads, the structure is not so limited and could also be created using a single bond pad in the center or at the edges of the IC chip. For a center bond pad structure as illustrated in
In
While the structures in
Although the invention has been described briefly with reference to specific exemplary embodiments thereof, it will be evident that various modifications and changes may be made thereto without departing from the broader spirit and scope of the invention as set forth in the appended claims. The specification and drawings are, accordingly, to be regarded in an illustrative rather than a restrictive sense.
This application claims priority from, and hereby incorporates by reference, U.S. Provisional Application No. 60/519,545, filed Nov. 12, 2003 and entitled: “Memory Package and Structures Created There From”.
Number | Name | Date | Kind |
---|---|---|---|
2825876 | Merkel et al. | Mar 1958 | A |
2979676 | Rueger | Apr 1961 | A |
3419813 | Kamnitsis | Dec 1968 | A |
4048589 | Knox et al. | Sep 1977 | A |
4072902 | Knox et al. | Feb 1978 | A |
4125810 | Pavio | Nov 1978 | A |
4697143 | Lockwood et al. | Sep 1987 | A |
4745377 | Stern et al. | May 1988 | A |
4806886 | Stern et al. | Feb 1989 | A |
4827211 | Strid et al. | May 1989 | A |
4862120 | Ruxton et al. | Aug 1989 | A |
4991001 | Takubo et al. | Feb 1991 | A |
5075648 | Roberts et al. | Dec 1991 | A |
5107231 | Knox | Apr 1992 | A |
5119048 | Grunwell | Jun 1992 | A |
5140288 | Grunwell | Aug 1992 | A |
5155352 | Kim et al. | Oct 1992 | A |
5170138 | Roberts et al. | Dec 1992 | A |
5172082 | Livingston et al. | Dec 1992 | A |
5173666 | Babbitt et al. | Dec 1992 | A |
5177456 | Stern et al. | Jan 1993 | A |
5225797 | Schary et al. | Jul 1993 | A |
5280168 | Kim et al. | Jan 1994 | A |
5576671 | Agar et al. | Nov 1996 | A |
5936492 | Shingyoji et al. | Aug 1999 | A |
6043556 | Tomie | Mar 2000 | A |
6091027 | Hesselbom et al. | Jul 2000 | A |
6100853 | Schaffner et al. | Aug 2000 | A |
6127987 | Maruyama et al. | Oct 2000 | A |
6268781 | Schaffner | Jul 2001 | B1 |
6331806 | Shingyoji et al. | Dec 2001 | B1 |
6384694 | Tanizaki et al. | May 2002 | B1 |
6479765 | Ramey et al. | Nov 2002 | B2 |
6518663 | James et al. | Feb 2003 | B1 |
6556099 | Khan et al. | Apr 2003 | B2 |
6624718 | Mauritz et al. | Sep 2003 | B2 |
6639487 | Salmela et al. | Oct 2003 | B1 |
6737931 | Amparan et al. | May 2004 | B2 |
6856709 | Uesaka et al. | Feb 2005 | B2 |
6876085 | Handforth et al. | Apr 2005 | B1 |
7239028 | Anzai | Jul 2007 | B2 |
20020017397 | Ramey et al. | Feb 2002 | A1 |
20020075093 | Mauritz et al. | Jun 2002 | A1 |
20020097110 | Khan et al. | Jul 2002 | A1 |
20030091258 | Uesaka et al. | May 2003 | A1 |
20030092420 | Sugimoto et al. | May 2003 | A1 |
20030159262 | Pasternak et al. | Aug 2003 | A1 |
20030168250 | Pasternak et al. | Sep 2003 | A1 |
20040012458 | Amparan et al. | Jan 2004 | A1 |
20050058388 | Nomura et al. | Mar 2005 | A1 |
20050173150 | Shiraki | Aug 2005 | A1 |
20060226930 | Carvalho et al. | Oct 2006 | A1 |
Number | Date | Country |
---|---|---|
62269349 | Nov 1987 | JP |
WO 9704495 | Feb 1997 | WO |
Number | Date | Country | |
---|---|---|---|
20050133922 A1 | Jun 2005 | US |
Number | Date | Country | |
---|---|---|---|
60519545 | Nov 2003 | US |