Claims
- 1. An article comprising
a) a substrate, b) on the substrate, a dielectric stack comprising a top portion which has a dielectric constant of less than 3.0, c) a first mask layer over the dielectric stack which first mask layer is resistant to erosion by chemical mechanical polishing system which is designed to remove copper and which first layer has etch selectivity relative to the top portion of the dielectric stack, d) a second mask layer over the first mask layer, which second mask layer has etch selectivity relative to the first mask layer and has etch characteristics similar to those of the top portion of the dielectric stack, and e) a third mask layer over the second mask layer, which third mask layer has etch selectivity relative to the second mask layer and has etch characteristics similar to those of the first mask layer.
- 2. The article of claim 1 wherein the dielectric stack comprises a bottom organic dielectric layer, a top organic dielectric layer and, between those layers, an inorganic etch stop layer.
- 3. The article of claim 2 wherein the organic dielectric layers are porous.
- 4. The article of claim 2 wherein the organic dielectric layers contain a thermally labile poragen in discrete domains within an organic matrix material.
- 5. The article of claim 1 wherein the dielectric stack comprises a bottom inorganic dielectric layer, a top inorganic dielectric layer and, between those layers, an organic etch stop layer.
- 6. The article of claim 5 wherein the dielectric layers are porous.
- 7. The article of claim 5 wherein the dielectric layers contain a thermally labile poragen in discrete domains within an inorganic matrix material.
- 8. The article of claim 2 wherein the first mask layer and third mask layers are inorganic and the second mask layer is organic.
- 9. The article of claim 5 wherein the first mask layer and third mask layers are organic and the second mask layer is inorganic.
- 10. The article of claim 8 wherein the etch stop layer is the same as at least one of the first mask layers and third mask layers.
- 11. The article of claim 1 wherein the etch selectivity ratio of the first hard mask layer to the top portion of the dielectric stack is greater than about 7:1.
- 12. The article of claim 1 wherein the etch selectivity ratio of the second hard mask layer to the top portion of the dielectric stack is less than about 3:1.
- 13. The article of claim 1 wherein the etch selectivity ratio of the third mask layer to the first hard mask layer is less than about 3:1.
- 14. The article of claim 2 wherein the etch selectivity ratio of the first hardmask to the etch stop is less than about 3:1.
- 15. A method of forming trenches and vias in a dielectric stack comprising the steps of
(a) providing a substrate; (b) applying the dielectric stack to the substrate wherein the dielectric stack comprises a top portion in which trenches will be formed and a bottom portion in which vias will be formed and an etch stop layer between the top and bottom portions wherein the dielectric constant of each of the top portion and the bottom portion is less than 3.0; (c) applying a first mask layer which acts as a stop during the polishing step and which has etch selectivity relative to the top portion of the dielectric stack and has etch characteristics similar to those of the etch stop layer; (d) applying a second mask layer which has etch selectivity relative to the first mask layer and has etch characteristics similar to those of the top portion of the dielectric stack; (e) applying a third mask layer which has etch selectivity relative to the second mask layer and having etch characteristics similar to those for the first layer, (f) patterning the first mask layer in accordance with a trench pattern (g) patterning the etch stop layer with a via pattern (h) etching the trench pattern into the top portion of the dielectric stack to form at least one trench and the via pattern into the bottom portion of the dielectric stack to form at least one via, (i) depositing a metal in the vias and trenches, (j) polishing away excess metal wherein the first mask layer serves as a polishing stop, wherein at least a substantial portion of the third mask layer is removed during patterning of either the first mask layer or the etch stop layer and wherein at least a substantial portion of the second mask layer is removed during etching of the dielectric stack.
- 16. The method of claim 15 wherein all the layers are applied via solvent coating.
- 17. The method of claim 15 wherein the dielectric layers and second hard mask layer are organic and the etch stop, the first hard mask layer and the third hard mask layer are inorganic.
- 18. The method of claim 15 wherein the dielectric layers comprise a thermally labile poragen in discrete domains within a dielectric matrix material and the poragen is removed by heating after application of at least one of the hard mask layers.
- 19. The method of claim 18 wherein the porogen or thermal decomposition products of the porogen diffuse through the at least one of the hard mask layers.
- 20. The method of claim 15 wherein the first hard mask layer is photodefinable and is patterned by imagewise exposure to radiation and development.
- 21. The method of claim 15 wherein the step of forming a trench pattern in the first hard mask layer comprises applying a photoresist over the third hard mask layer, imaging and developing the photoresist with the trench pattern, etching the trench pattern into the third hard mask layer, etching the trench pattern into the second hard mask layer and etching the trench pattern into the first hard mask layer.
- 22. The method of claim 21 wherein prior to etching the trench pattern into the first hard mask layer a second photoresist material is applied, the second photoresist is imaged and developed with the via pattern, the via pattern is etched into the first hardmask layer, and then etched into the top portion of the dielectric stack, and then the etch stop and the first hardmask are simultaneously etched forming the trench pattern in the first hardmask layer and the via pattern in the etch stop layer.
- 22. The method of claim 15 wherein the third hard mask layer is photodefinable.
- 23. The method of claim 15 wherein the first and the third hardmask layers have etch selectivity relative to one another of less than 5:1.
- 24. The method of claim 15 wherein the etch selectivity ratio of the first hard mask layer to the top portion of the dielectric stack is greater than about 7:1.
- 25. The method of claim 15 wherein the etch selectivity ratio of the first hardmask to the etch stop is less than about 3:1.
- 26. A method of forming trenches and vias in a dielectric comprising the steps of:
(a) providing a substrate; (b) applying the dielectric layer to the substrate wherein the dielectric layer comprises a top portion in which trenches will be formed and a bottom portion in which vias will be formed and wherein the dielectric constant of the layer is less than 3.0; (c) applying a first mask layer which acts as a stop during the polishing step and which has etch selectivity relative to the dielectric layer; (d) applying a second mask layer which has etch selectivity relative to the first mask layer; (e) applying a third mask layer which has etch selectivity relative to the second mask layer and which has etch characteristics similar to those of the first mask layer, (f) patterning the second and third mask layers in accordance with a trench pattern (g) patterning the first mask layer in accordance with a via pattern, (h) etching the via pattern a portion of the way into the dielectric layer, (i) patterning the first mask layer in accordance with the trench pattern made in the second and third mask layers and simultaneously removing a substantial portion of the third mask layer, (j) continue the etch of the dielectric layer thereby forming at least one via in the bottom portion of the dielectric layer and forming at least one trench in the top portion of the dielectric layer, (k) wherein the third mask layer is substantially removed during patterning of either the first mask layer or the etch stop layer and wherein the second mask layer is substantially removed during etching of the dielectric stack (l) depositing a metal in the vias and trenches, (m) polishing away excess metal wherein the first mask layer serves as a polishing stop.
- 27. The method of claim 26 wherein the dielectric layer and the second hard mask layer are organic and the first and third hard mask layers are inorganic.
- 28. The method of claim 26 wherein at least one of the first and third hard mask layers is photodefinable.
- 29. The method of claim 26 wherein the dielectric layer comprises a thermally labile poragen in discrete domains within a dielectric matrix material and the poragen is removed by heating after application of at least one of the hard mask layers.
- 30. The method of claim 29 wherein the porogen or thermal decomposition products of the porogen diffuse through the at least one of the hard mask layers.
- 31. The method of claim 28 wherein the first hard mask layer is photodefinable.
- 32. The method of claim 28 wherein the third hard mask layer is photodefinable.
- 33. The method of claim 26 wherein all the layers are applied via solvent coating.
- 34. The method of claim 26 wherein the first and the third hardmask layers have etch selectivity relative to one another of less than 5:1.
- 35. The method of claim 26 wherein the etch selectivity ratio of the first hard mask layer to the top portion of the dielectric stack is greater than about 7:1.
- 36. A method of forming trenches and vias in a dielectric comprising the steps of
(a) providing a substrate; (b) applying the dielectric layer to the substrate wherein the dielectric layer comprises a top portion in which trenches will be formed and a bottom portion in which vias will be formed and wherein the dielectric constant of the layer is less than 3.0; (c) applying a first mask layer which acts as a stop during the polishing step and which has etch selectivity relative to the dielectric layer and forming a trench pattern in this first mask layer; (d) applying a second mask layer which has etch selectivity relative to the first mask layer; (e) applying a third mask layer which has etch selectivity relative to the second mask layer and which has etch characteristics similar to those of the first mask layer, (f) patterning the second and third mask layers in accordance with a via pattern (g) etching the via pattern a portion of the way into the dielectric layer, (h) removing the third mask layer, (i) continue the etch of the dielectric layer thereby forming at least one via in the bottom portion of the dielectric layer and forming at least one trench in the top portion of the dielectric layer, wherein the second mask layer is substantially removed during etching of the dielectric stack (j) depositing a metal in the vias and trenches, (k) polishing away excess metal wherein the first mask layer serves as a polishing stop.
- 37. The method of claim 36 wherein the first hard mask layer is photodefinable and the trench pattern is formed by exposing that layer to activating wavelengths of radiation and developing the layer.
- 38. The method of claim 36 wherein the dielectric layer comprises a thermally labile poragen in discrete domains within a dielectric matrix material and the poragen is removed by heating after application of at least one of the hard mask layers.
- 39. The method of claim 36 wherein the poragen or thermal decomposition products of the poragen diffuse through the at least one of the hard mask layers.
- 40. The method of claim 15 wherein the third mask layer is not photodefinable.
- 41. The method of claim 26 wherein the third mask layer is not photodefinable.
- 42. The method of claim 36 wherein the third mask layer is not photodefinable.
CROSS-REFERENCE TO RELATED APPLICATION
[0001] This application claims the benefit of provisional applications No. 60/369,489, and No. 60/369,490 both filed on Apr. 2, 2002, which is incorporated by reference in its entirety.
Provisional Applications (2)
|
Number |
Date |
Country |
|
60369489 |
Apr 2002 |
US |
|
60369490 |
Apr 2002 |
US |