Claims
- 1. A chip scale package for an integrated circuit die, comprising:
- a substrate including a plurality of through holes and an electrically conductive pattern providing a first set of electrically conductive paths from selected positions on said conductive pattern to said through holes;
- a solder mask providing access from bonding pads on said integrated circuit die to said selected positions;
- external terminals coupled to said conductive pattern through a second set of conductive paths provided in said through holes; and
- a covering provided such that said covering and said substrate enclose said integrated circuit die and said first and second set of electrically conductive paths, exposing said external terminals.
- 2. A chip scale package as in claim 1, wherein said external terminals comprises solder balls.
- 3. A chip scale package as in claim 1, wherein said second set of conductive paths are provided by through hole plating.
- 4. A chip scale package as in claim 1, wherein said second set of conductive paths are provided by a solder flux.
- 5. A chip scale package as in claim 1, wherein said integrated circuit die is attached to said solder mask in a "die-up" configuration.
- 6. A chip scale package as in claim 1, wherein said integrated circuit die is attached to said solder mask in a "die-down" configuration.
- 7. A chip scale package as in claim 1, wherein electrical connections between said bonding pads of said integrated circuit die and said conductive patterns are provided by bond wires between said bonding pads and said conductive patterns through openings in said solder mask.
- 8. A chip scale package as in claim 1, wherein said covering comprises a die coating.
- 9. A chip scale package as in claim 1, wherein said covering comprises a plastic encapsulation material.
- 10. A chip scale package as in claim 1, wherein said covering comprises a ceramic cap attached to said substrate by a glass seal.
- 11. A chip scale package as in claim 1, further comprising a second solder mask positioned on a side of said substrate opposite to the side of said substrate on which said first solder mask is attached.
- 12. A chip scale package as in claim 1, further comprising a second conductive pattern positioned between said substrate and said second solder mask.
- 13. A chip scale package as in claim 1, wherein said substrate comprises ceramic.
- 14. A chip scale package as in claim 1, wherein said substrate comprises a printed circuit board.
- 15. A chip scale package as in claim 1, wherein said substrate comprises bismaleimide triazine.
- 16. A chip scale package as in claim 1, wherein said substrate comprises high temperature epoxy.
CROSS REFERENCE TO RELATED APPLICATION
The present application is a continuation-in-part application of a U.S. patent application ("Parent Application"), Ser. No. 08/649,395, filed May 17, 1996, now U.S. Pat. No. 5,783,866, issued on Jul. 21, 1998 entitled "LOW COST BALL GRID ARRAY DEVICE AND METHOD OF MANUFACTURE THEREOF," by S. Lee et al., assigned to National Semiconductor Corporation, which is also the assignee of the present application. The Parent Application is hereby incorporated by reference in its entirety.
US Referenced Citations (3)
Number |
Name |
Date |
Kind |
4082394 |
Gedney et al. |
Apr 1978 |
|
4322778 |
Barbour et al. |
Mar 1982 |
|
5355283 |
Marrs et al. |
Oct 1994 |
|
Foreign Referenced Citations (1)
Number |
Date |
Country |
248 907 |
Aug 1987 |
DEX |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
649395 |
May 1996 |
|