Claims
- 1. An electronic circuit package, comprising:
- a multilayer wiring substrate;
- a plurality of semiconductor bare chips which are bare-chip mounted on said wiring substrate, wherein said semiconductor chips include a first memory;
- a bus line which is formed on said wiring substrate; and
- wire bonding pads formed on the semiconductor bare chip and wiring substrate;
- wherein each of said plurality of semiconductor bare chips is electrically connected to said bus line through wire bonding connections between said wire bonding pads formed on the semiconductor bare chips and the wiring substrate,
- wherein said bus line includes a first data bus line and a second data bus line, said first bus line being formed on one side of said wiring substrate, and said second data bus line being formed on the other side of said wiring substrate, and
- wherein chips of said semiconductor bare chips, which are connected to said first data bus line, are formed on said one side of said wiring substrate and others of said semiconductor bare chips, which are connected to said second data bus line, are formed on said other side of said wiring substrate.
- 2. An electronic circuit package according to claim 1, wherein said semiconductor chips include a gate array.
- 3. An electronic circuit package according to claim 1, wherein said semiconductor chips include a first memory, said bus line includes means for connecting to a second memory outside of said wiring substrate and either of said first and second memories stores programs for effecting processing by said electronic circuit package.
- 4. An electronic circuit package according to claim 3, wherein said semiconductor chips include an address decoder for generating a selection signal which specifies whether said bus line is connected to said first memory or to said second memory.
- 5. An electronic circuit package according to claim 4, wherein said first memory and said second memory are read only memories.
- 6. An electronic circuit package, comprising:
- a multilayer wiring substrate;
- a plurality of semiconductor bare chips which are bare-chip mounted on said wiring substrate;
- a bus line which is formed on said wiring substrate;
- wire bonding pads formed on the semiconductor bare chip and wiring substrate;
- wherein each of said plurality of semiconductor bare chips is electrically connected to said bus line through wire bonding connections between said wire bonding pads formed on the semiconductor bare chips and the wiring substrate,
- wherein said semiconductor bare chips include a unit to be checked and a checking unit for detecting errors and faults of said unit to be checked, said unit to be checked and said checking unit being disposed on different semiconductor chips from each other.
- 7. An electronic circuit package according to claim 6, wherein said semiconductor chips include a random access memory and an error correction code unit for detecting errors of said random access memory and for correcting said errors.
- 8. An electronic circuit package according to claim 7, wherein one of said checking unit and said error correction code unit is included in a gate array.
- 9. An electronic circuit package according to claim 7, wherein said unit to be checked includes a microprocessing unit.
- 10. An electronic circuit package according to claim 7, wherein said unit to be checked includes a random access memory and said checking unit includes an error correction code unit for correcting said errors.
- 11. An electronic circuit package, comprising:
- a wiring substrate;
- a plurality of semiconductor chips formed on said wiring substrate; and
- a bus line formed on said wiring substrate, wherein said bus line includes a first data bus line and a second data bus line, wherein said first data bus line is formed on one side of said wire substrate and said second data bus line is formed on the other side of said wire substrate;
- wherein each of said plurality of semiconductor chips is electrically connected to said bus line, and predetermined chips of said semiconductor chips, which are connected to said first data bus, are formed on said one side of said wiring substrate and others of said semiconductor chips, which are connected to said second data bus, are formed on said other side of said wiring substrate.
- 12. An electronic circuit package according to claim 11, wherein said semiconductor chips include memories.
- 13. An electronic circuit package, comprising:
- a substrate;
- a data bus comprising a first data bus formed on a first side of said substrate and a second data bus formed on a second side of said substrate;
- a first group of semiconductor chips formed on said first side of said substrate, wherein said first group of semiconductor chips are connected to said first data bus; and
- a second group of semiconductor chips formed on said second side of said substrate, wherein said second group of semiconductor chips are connected to said second data bus; and
- wherein said first data bus corresponds to upper bits of said data bus and said second data bus corresponds to lower bits of said data bus.
- 14. An electronic circuit package according to claim 13, wherein said first group of semiconductor chips includes a microprocessing unit which is connected to said second data bus.
- 15. An electronic circuit package according to claim 13, wherein said first and second group of semiconductor chips includes memory units.
Priority Claims (1)
Number |
Date |
Country |
Kind |
3-34038 |
Feb 1991 |
JPX |
|
Parent Case Info
This application is a Continuation of U.S. patent application Ser. No. 07/843,234, filed Feb. 28, 1992 now U.S. Pat. No. 5,468,992.
US Referenced Citations (8)
Continuations (1)
|
Number |
Date |
Country |
Parent |
843234 |
Feb 1992 |
|