Claims
- 1. An electronic apparatus comprising:a wiring substrate includes wiring conductors; and a plurality of semiconductor bare chips formed on the wiring substrate, wherein the plurality of semiconductor bare chips include a first processor for processing data and a second processor which includes a checking function for detecting faults of the first processor.
- 2. An electronic apparatus according to claim 1, wherein the wiring substrate is a multi-layer wiring substrate.
- 3. An electronic apparatus according to claim 1, wherein the multi-layer wiring substrate is a ceramic substrate.
- 4. An electronic apparatus according to claim 1, wherein the semiconductor bare chip of the second processor are connected respectively with the wiring substrate by wiring bonding.
- 5. An electronic apparatus according to claim 1, wherein the checking function of the second processor is a watch dog timer for resetting the first processor when the faults of the first processor was detected.
- 6. An electronic apparatus according to claim 1, wherein the checking function of the second processor is the function for detecting the faults of the first processor by comparing an output signal of the first processor and an output signal of the second processor.
- 7. An electronic apparatus according to claim 1, wherein at least one of the semiconductor bare chip in the plurality of semiconductor bare chips is a memory for storing data.
Priority Claims (1)
Number |
Date |
Country |
Kind |
03-34038 |
Feb 1991 |
JP |
|
CROSS REFERENCE TO RELATED APPLICATIONS
This is a continuation of application Ser. No. 09/793,968, filed Feb. 28, 2001; now U.S. Pat. No. 6,584,004, which is a continuation of application Ser. No. 09/271,448, filed Mar. 18, 1999, now U.S. Pat. No. 6,223,273; which is a continuation of application Ser. No. 09/095,049, filed Jun. 10, 1998, now U.S. Pat. No. 6,195,742; which is a continuation of application Ser. No. 08/746,942, filed Nov. 18, 1996, now U.S. Pat. No. 5,789,805; which is a continuation of application Ser. No. 08/523,346, filed Sep. 5, 1995, now U.S. Pat. No. 5,614,761; which is a continuation of application Ser. No. 07/843,234, filed Feb. 28, 1992, now U.S. Pat. No. 5,468,992.
US Referenced Citations (50)
Non-Patent Literature Citations (2)
Entry |
Synchronous Dram Module; Advance 64 MEG & 72 Registered SDRAM DIMM; pp. 1-17. |
19404—word X 9—bit High Density Dynamic RAM Module; pp. 849-857. |
Continuations (6)
|
Number |
Date |
Country |
Parent |
09/793968 |
Feb 2001 |
US |
Child |
10/370518 |
|
US |
Parent |
09/271448 |
Mar 1999 |
US |
Child |
09/793968 |
|
US |
Parent |
09/095049 |
Jun 1998 |
US |
Child |
09/271448 |
|
US |
Parent |
08/746942 |
Nov 1996 |
US |
Child |
09/095049 |
|
US |
Parent |
08/523346 |
Sep 1995 |
US |
Child |
08/746942 |
|
US |
Parent |
07/843234 |
Feb 1992 |
US |
Child |
08/523346 |
|
US |