Claims
- 1. A method of producing fine-line circuitry on a printed circuit board having a planar surface and at least one filled plated through hole, said method comprising the steps of:
(a) drilling at least one hole through a dielectric substrate, said hole defining a surface; (b) depositing a seed layer on planar surface of said dielectric substrate and on said surface defined by said hole; (c) depositing electrically conductive plating on said planar surface of said dielectric substrate and on said surface defined by said hole to form a subcomposite; (d) filling said hole with a filler composition; (e) etching said subcomposite to partially remove said electrically conductive layer to thereby reduce the thickness of said electrically conductive layer; (f) removing residual amounts of said filler composition on said subcomposite; (g) etching said subcomposite to completely remove said electrically conductive layer; (h) depositing a seed activator on the surface of said subcomposite; (i) covering said subcomposite with a photoresist and exposing and developing said photoresist to reveal selected areas of said subcomposite, and (j) additively plating electrical circuitry on said selected areas of said subcomposite.
- 2. The method of claim 1 wherein said dielectric subcomposite is an epoxy.
- 3. The method of claim 1 wherein said etching of said electrically conductive layer in step (e) reduces the thickness to a minimum thickness of about 0.2 mil.
- 4. The method of claim 1 wherein said additive plating onto said subcomposite produces circuit lines, the thickness and width of said lines being approximately equal.
- 5. The method of claim I wherein the width of the lines of said circuitry deposited on said filled plated through hole is about equal to or less than the diameter of said filled plated through hole.
- 6. The method of claim 1 wherein the method further comprises attaching a component having a pad to said conductive plating deposited on said filled plated through hole, the diameter of said pad being approximately the same size or smaller than said plated through hole.
- 7. The method of claim 1 further comprising, providing a photosensitive dielectric layer on said subcomposite, and forming circuit lines on said photosensitive dielectric material, and forming vias through said photosensitive dielectric such that said circuit lines communicate with said fine-line circuitry of said subcomposite.
- 8. A method of producing fine-line circuitry on a printed circuit board having filled plated through holes, said method comprising the steps of:
(a) drilling at least one hole through a dielectric substrate, said hole defining a surface, (b) depositing electrically conductive plating on planar surface of said dielectric substrate and on said surface defined by said hole to form a subcomposite; (c) filling said hole with a filler composition, said composition having nubs protruding beyond said planar surface of said subcomposite; (d) removing said nubs of said fill composition such that said planar surface of said subcomposite is nearly smooth; (e) etching said subcomposite to partially reduce the thickness of said electrically conductive metal layer; (f) scrubbing said nubs of fill composition protruding from said subcomposite, (g) etching said subcomposite to completely remove said electrically conductive metal layer of said subcomposite; (h) depositing a seed activator on said subcomposite; (i) covering said subcomposite with a coating and exposing and developing said coating to reveal selected areas of the said subcomposite; (j) depositing conductive plating on said exposed areas of subcomposite to form fine-line circuitry; and (k) stripping said photoresist.
- 9. A printed wiring board comprising a dielectric substrate, at least one filled plated through hole, and circuitry on said dielectric substrate connecting to said plated through hole, said circuitry having a line width approximately equal to or less than the diameter of said filled plated through hole.
- 10. A printed wiring board comprising a dielectric substrate, at least one filled plated through hole, and circuitry on said dielectric substrate connecting to said plated through hole, said circuitry having an aspect ratio greater than about 0.5.
- 11. A printed wiring board comprising a dielectric substrate, at least one filled plated through hole, and circuitry on said dielectric substrate connecting to said plated through hole, said circuitry having an aspect ratio greater than about 1.
RELATED APPLICATIONS
[0001] This application is related to patent application Ser. No. 08/154,341 filed on Nov. 17, 1993, entitled: “Via Fill Compositions for Direct Attach of Devices and Methods for Applying Same”, and Divisional application Ser. No. 08/467,938 filed on Jun. 6, 1995, and Divisional application Ser. No. 08/960,770 filed on Oct. 30, 1997, and Divisional application Ser. No. 08/469,449, filed on Jun. 6, 1995, and Divisional application Ser. No. 08/467,558 filed on Jun. 6, 1995, which issued as U.S. Pat. No. 5,571,593 on Nov. 5, 1996.
Divisions (5)
|
Number |
Date |
Country |
Parent |
09047984 |
Mar 1998 |
US |
Child |
09795852 |
Feb 2001 |
US |
Parent |
08467938 |
Jun 1995 |
US |
Child |
09795852 |
Feb 2001 |
US |
Parent |
08960770 |
Oct 1997 |
US |
Child |
09795852 |
Feb 2001 |
US |
Parent |
08469449 |
Jun 1995 |
US |
Child |
09795852 |
Feb 2001 |
US |
Parent |
08467558 |
Jun 1995 |
US |
Child |
09795852 |
Feb 2001 |
US |