Claims
- 1. A method of producing fine-line circuitry on a printed circuit board having a planar surface and at least one filled plated through hole, said method comprising the steps of:(a) drilling at least one hole through a dielectric substrate, said hole defining a surface; (b) depositing a seed layer on planar surface of said dielectric substrate and on said surface defined by said hole; (c) depositing electrically conductive plating on said planar surface of said dielectric substrate and on said surface defined by said hole to form a subcomposite; (d) filling said hole with a filler composition; (e) etching said subcomposite to partially remove said electrically conductive layer to thereby reduce the thickness of said electrically conductive layer; (f) removing residual amounts of said filler composition on said subcomposite; (g) etching said subcomposite to completely remove said electrically conductive layer; (h) depositing a seed activator on the surface of said subcomposite including said filler composition; (i) covering said subcomposite with a photoresist and exposing and developing said photoresist to reveal selected areas of said subcomposite including the filler composition; (j) additively plating electrical circuitry on said selected areas of said subcomposite including circuitry on said filler composition electrically connected to the electrically conductive plating on the surface defined by the hole; and (k) wherein said etching of said electrically conductive layer in step (e) reduces the thickness to a minimum thickness of about 0.2 mil.
- 2. A method of producing fine-line circuitry on a printed circuit board having a planar surface and at least one filled plated through hole, said method comprising the steps of:(a) drilling at least one hole through a dielectric substrate, said hole defining a surface; (b) depositing a seed layer on planar surface of said dielectric substrate and on said surface defined by said hole; (c) depositing electrically conductive plating on said planar surface of said dielectric substrate and on said surface defined by said hole to form a subcomposite; (d) filling said hole with a filler composition; (e) etching said subcomposite to partially remove said electrically conductive layer to thereby reduce the thickness of said electrically conductive layer; (f) removing residual amounts of said filler composition on said subcomposite; (g) etching said subcomposite to completely remove said electrically conductive layer; (h) depositing a seed activator on the surface of said subcomposite including said filler composition; (i) covering said subcomposite with a photoresist and exposing and developing said photoresist to reveal selected areas of said subcomposite including the filler composition; (j) additively plating electrical circuitry on said selected areas of said subcomposite including circuitry on said filler composition electrically connected to the electrically conductive plating on the surface defined by the hole; and (k) wherein said additive plating onto said subcomposite produces circuit lines, the thickness and width of said lines being substantially equal.
- 3. A method of producing fine-line circuitry on a printed circuit board having a planar surface and at least one filled plated through hole, said method comprising the steps of:(a) drilling at least one hole through a dielectric substrate, said hole defining a surface; (b) depositing a seed layer on planar surface of said dielectric substrate and on said surface defined by said hole; (c) depositing electrically conductive plating on said planar surface of said dielectric substrate and on said surface defined by said hole to form a subcomposite; (d) filling said hole with a filler composition; (e) etching said subcomposite to partially remove said electrically conductive layer to thereby reduce the thickness of said electrically conductive layer; (f) removing residual amounts of said filler composition on said subcomposite; (g) etching said subcomposite to completely remove said electrically conductive layer; (h) depositing a seed activator on the surface of said subcomposite including said filler composition; (i) covering said subcomposite with a photoresist and exposing and developing said photoresist to reveal selected areas of said subcomposite including the filler composition; (j) additively plating electrical circuitry on said selected areas of said subcomposite including circuitry on said filler composition electrically connected to the electrically conductive plating on the surface defined by the hole; and (k) wherein the width of the lines of said circuitry plated on said filler composition in said plated through hole is about equal to or less than the diameter of said filled plated through hole.
RELATED APPLICATIONS
This application is related to patent application Ser. No. 08/154,341 filed on Nov. 17, 1993, entitled: “Via Fill Compositions for Direct Attach of Devices and Methods for Applying Same”, and Divisional application Ser. No. 08/467,938 filed on Jun. 6, 1995, and Divisional application Ser. No. 08/960,770 filed on Oct. 30, 1997, and Divisional application Ser. No. 08/469,449, filed on Jun. 6, 1995, and Divisional application Ser. No. 08/467,558 filed on Jun. 6, 1995, which issued as U.S. Pat. No. 5,571,593 on Nov. 5, 1996.
US Referenced Citations (26)
Foreign Referenced Citations (1)
Number |
Date |
Country |
WO 9512643 |
May 1995 |
WO |
Non-Patent Literature Citations (2)
Entry |
IBM Technical Data Bulletin Oct. 1993, vol. 36, No. 10, p. 511. |
IBM Technical Data Bulletin Dec. 1968, vol. 11, No. 7, p. 733. |