This application is a divisional of Ser. No. 09/105,419, filed on Jun. 26, 1998 now U.S. Pat. No. 5,977,640, and is related to two co-pending applications: U.S. Ser. No. 09/105,382 entitled “Micro-flex Technology in Semiconductor Packages,” by Bertin et al.; and U.S. Ser. No. 09/105,477 entitled “Chip-on-Chip Interconnections of Varied Characteristics,” by Ference et al. The related applications are assigned to the assignee of record and are incorporated herein by reference.
Number | Name | Date | Kind |
---|---|---|---|
4703483 | Enomoto et al. | Oct 1987 | |
5109320 | Bourdelaise et al. | Apr 1992 | |
5323060 | Fogal et al. | Jun 1994 | |
5399898 | Rostoker | Mar 1995 | |
5401672 | Kurtz et al. | Mar 1995 | |
5434453 | Yamamoto et al. | Jul 1995 | |
5446247 | Cergel et al. | Aug 1995 | |
5495394 | Kornfeld et al. | Feb 1996 | |
5541449 | Crane, Jr. et al. | Jul 1996 | |
5563773 | Katsumata | Oct 1996 | |
5576519 | Swamy | Nov 1996 | |
5600541 | Bone et al. | Feb 1997 | |
5760478 | Bozso et al. | Jun 1998 | |
5770480 | Ma et al. | Jun 1998 | |
5790384 | Ahmad et al. | Aug 1998 | |
6069025 | Kim | May 2000 |
Entry |
---|
IBM Technical Disclosure Bulletin, vol. 22 No. 10 Mar. 1980, High Performance Package with Conductive Bonding to Chips, Coombs et al., 2 pages. |
IBM Technical Disclosure Bulletin, vol. 14 No. 6 Nov. 1971, Chip Joining Process, Lavanant et al., 2 pages. |
Interconnect Reliability of Ball Grid Array and Direct Chip Attach, Topic 2, Andrew Mawer, 17 pages. |
IBM Technical Disclosure Bulletin, vol. 10 No. 5, Semiconductor Chip Joining, Miller et al., 2 pages. |
IBM Technical Disclosure Bulletin, vol. 31 No. 2 Jul. 1988, Plastic Package for Semiconductors with Integral Decoupling Capacitor, Howard et al., 2 pages. |
IBM Technical Disclosure Bulletin, vol. 36 No. 12 Dec. 1993, Postage Stamp Lamination of Reworkable Interposers for Direct Chip Attach, pp. 487 and 488. |