| Hawley, David “Superfast Bus Supports Sophisticated Transaction,” High Performance Systems (Sep., 1989). |
| T. Yang, et al, “A 4-ns 4k × 1-bit Two-Port BiCMOS SRAM,”; IEEE Journal of Solid-State Circuits, vol. 23, No. 5, pp. 1020-40 (Oct. 1988). |
| J. Frisone, “A Classification for Serial Loop Data Communications Systems,” Raleigh Patent Operations (Nov. 2, 1972). |
| A. Khan, “What's the Best Way to Minimize Memory Traffic,” High Performance Systems, pp. 59-67 (9/89). |
| N. Margulis, “Single Chip RISC CPU Eases System Design”; High Performance Systems, pp. 34-36,40-41,44 (Sep., 1989). |
| R. Matick, “Comparison of Memory Chip Organizations vs Reliability in Virtual Memories,” FTCS 12th Annual Intern. Symp. Fault-Tolerant Computing, IEEE Computer Society Fault-Tolerant Technical Committe, pp. 223-227 (Jun. 22, 1982). |
| Agarwal et al., “An Evaluation of Directroy Schemes for Cache Coherence,” 15th Intern. Symp. Comp. Architecture, pp. 280-289 (Jun. 1988). |
| Agarwal et al., “An Analytic Cache Model,” ACM Trans. on Comp. Symp.., vol. 7 (2), pp. 184-215 (May 1989). |
| Beresford, “How to Tame High Speed Design,” High Performance Systems, pp. 78-83 (Sep. 1989). |
| Carson, “Advance On-Focal Plane Signal Processing for Nonplanar Infrared Mosaics,” SPIE, vol. 311, pp. 53-58 (1981). |
| Chesley, “Virtual Memory Integration,” Submitted to IEETC (Sep. 1983). |
| Horowitz et al., “MIPS-X: A 20-MIPS Peak, 32-bit Microprocessor with On-Chip Cache,” IEEE J. Solid State Circuits, vol. SC-22, No. 5, pp. 790-798 (10/87). |
| Davidson, “Electrical Design of a High Speed Computer Package,” IBM J. Res. Development, vol. 26, No. 3, pp. 349-361 (1982). |
| Hart, “Multiple Chips Speed CPU Subsystems,” High Performance Systems, pp. 46-55 (Sep. 1989). |
| Kwon, et al., “Memory Chip Organizations for Improved Reliability in Virtual Memories,” IBM Technical Discl. Bulletin, vol. 25, No. 6. pp. 2952-2957 (Nov. 1982). |
| Pease, et al., “Physical Limits to the Useful Packaging Density of Electronic Systems,” (9/88). |
| Peterson, “System-Level Concerns Set Performance Gains,” High Performance Systems, pp. 71-77 (9/89). |
| Schumacher, H. et al., “CMOS Subnanosecond True-ECL Output Buffer,” IEEE Journal of Solid-State Circuits, vol. 25, No. 1, pp. 150-154 (Feb. 1990). |
| Wooley et al., “Active Substrate System Integration,” Private Communication, Semiconductor Research Corporation, 4 Pgs. (Mar. 15, 1988). |
| Johnson, Mark et al., “A Variable Delay Line PLL for CPU-Coprocessor Synchronization,” IEEE Journal of Solid-State Circuits, vol. 23, No. 5 pp. 1218-1223 (Oct. 1988). |
| Brickman, “Redundant Memory Cell and Decoder,” IBM Tech Discl. Bulletin, vol. 13, No. 7-12/70. |
| Schuster, “Selective Metalization Removal for Redundancy,” IBM Tech Discl. Bulletin, vol. 15, No. 2-07/72. |
| Gregory Uvieghara et al., “An On-Chip Smart Memory for a Data-Flow CPU,” IEEE Journal of Solid-State Circuits, vol. 25, No. 1, pp. 84-89 (Feb. 1990). |
| “MIPS Chip Set Implements Full ECL CPU” Microprossor Report, MicroDesign Resources Inc., vol. 3:No. 12; Dec. 1989. |
| “R6000 System Bus & R6020 SBC Specification” MIPS Computer Systems Inc., Sunnyvale, CA, Aug. 22, 1989. |
| R.A. Volz et al., “Position Paper on Global Clock for the Futurebus+”, SCI—1989—doc-59, pp. 1-9. |
| “ECL bus controller hits 266 Mbytes/s” Microprocessor Report, MicroDesign Resources Inc., vol. 4: No. 1; p. 12, Jan. 24, 1990. |
| Hansen et al., “A RISC Microprocessor with Integral MMU and Cache Interface”, MIPS Computer Systems, Sunnyvale, CA, IEEE 1986 pp. 145-148. |
| Moussouris et al., “A CMOS Processor with Integrated Systems Functions”, MIPS Computer Systems, Sunnyvale, CA, IEEE 1986 pp 126-130. |
| “LR2000 High Performance RISC Microprocessor Preliminary” LSI Logic Corp. 1988, pp. 1-15. |
| “LR2010 Floating Point Accelerator Preliminary” LSI Logic Corp. 1988, pp. 1-20. |
| “High Speed CMOS Databook”, Integrated Device Technology Inc. Santa Clara, CA, 1988 pp 9-1 to 9-14. |
| Riordan T. “MIPS R2000 Processor Interface 78-00005(C)”, MIPS Computer Systems, Sunnyvale, CA, Jun. 30, 1987, pp 1-83. |
| Moussouris, J. “The Advanced Systems Outlook-Life Beyond RISC: The next 30 years in high-performance computing”, Computer Letter, Jul. 31, 1989 (an edited excerpt from an address at the fourth annual conference on the Advanced Systems Outlook, in San Francisco, CA (Jun. 5)). |
| Knut Alnes, “Scalable Coherent Interface”, SCI-Feb.89-doc52,(To appear in Eurobus Conference Proceedings May 1989) pp. 1-8. |
| Gustavson et al., “The Scalable Interface Project (Superbus)” (DRAFT), SCI-22 Aug. 88-doc1 pp 1-16, Aug. 22, 1988. |
| Knut Alnes, “SCI: A Proposal for SCI Operation”, SCI-6Jan89-doc31, Norsk Data, Oslo, Norway, pp. 1-24, Jan. 6, 1989. |
| Pelgrom et al., “A 32-kbit Variable-Length Shift Register for Digital Audio Application”, IEEE Journal of Solid-State Circuits, vol. sc-22, No. 3, Jun. 1987, pp 415-422. |
| 1989 GaAs IC Data Book & Designers Guide, Gigabit Logic Inc. (Aug. 1989). |
| H. J. Mattausch, et al., “A Memory-Based High-Speed Digital Delay Line With a Large Adjustable Length”, IEEE Journal of Solid State Circuits, vol. 23, No. 1, Feb. 1988 (pp. 105-110). |
| “MIPS R3010 coprocessor”, IEEE Micro Jun. 1988, (pp. 54-62). |
| D. Jones, “Synchronous static ram”, Electronics and Wireless World, vol.93,No.1622, pp. 1243-1244 (Dec. 87). |
| F. Miller et al., “High Frequency System Operation using Synchronous SRAMS”, Midcon/87 Conference Record, pp. 430-432 Chicago, IL, USA; 15-17 Sep. 1987. |
| F. Towler et. al., “A 128k 6.5ns Access/5ns Cycle CMOS ECL Static RAM”, 1989 IEEE international Solid State Circuits Conference, (Feb. 1989). |
| J. Sonntag et al. “A Monolithic CMOS 10MHz DPLL for Burst-Mode Data Retiming”, IEEE International Solid State Circuits Conference (ISSCC) Feb. 16, 1990. |
| Wakayama M.H., “A 30-MHz Low-Jitter High-Linearity CMOS Voltage—Controlled Oscillator,” IEEE Journal of Solid-State Circuits, vol. sc-22, No. 6, pp. 1074-1081 (Dec. 1987). |
| Motorola MC88200 Cache/Memory Management Unit User's Manual, Motorola Inc. 1989. |
| “IC's for Entertainment Electronics, Picture in Picture System Edition 8.89”, Siemens AG, 2/89. |
| Takada T., “A Video Codec LSI for High-Definition TV Systems with One-Transistor DRAM Line Memories,” IEEE Journal of Solid-State Circuits, vol. 24, No. 6, pp. 1656-1659 (Dec. 1989). |
| F. Anceau, “A Synchronous Approach for Clocking VLSI Systems”, IEEE Journal of Solid State Circuits, vol. SC-17 No. 1, pp. 51-56 (Feb. 1982). |
| Ralston, E. D. Reilly, “Encyclopedia of Computer Sciences”, Chapman & Hall, 1983, p. 1471. |
| S.A. Ward, R. H. Halstead, “Computation Structures”, The MIT Press, McGraw-Hill Book Company, 1990, pp. 174-175, 93, 250-251, and 258-259. |
| Betty Prince, “Semiconductor Memories”, Second Edition, John Wiley & Sons, 1991, pp. 251, 310, 314, 200-201, 467. |