Claims
- 1. An integrated circuit package comprising:a semiconductor die; a lead frame including a plurality of conductors, at least some of which are coupled to the semiconductor die; at least one alignment feature formed in the lead frame separate from the conductors and configured to facilitate positive alignment of the integrated circuit package with an external structure; and insulating material encompassing the semiconductor die and the at least one alignment feature, the insulating material being bound by a peripheral edge, wherein the at least one alignment feature is formed and encompassed along the peripheral edge.
- 2. The integrated circuit package of claim 1, wherein the at least one alignment feature is an alignment cut out.
- 3. The integrated circuit package of claim 1, wherein the at least one alignment feature is semicircular shaped.
- 4. The integrated circuit package of claim 1, wherein the at least one alignment feature comprises a tie bar.
- 5. The integrated circuit package of claim 1, wherein the lead frame includes a first end and a second end, wherein the at least one alignment feature comprises an alignment feature disposed on both the first end and the second end of the lead frame.
- 6. The integrated circuit package of claim 1, wherein the at least one alignment feature comprises a protuberance.
- 7. The integrated circuit package of claim 1, wherein the at least one alignment feature is configured to be removable from the integrated circuit package.
- 8. An integrated circuit package comprising:a semiconductor die; a lead frame including a plurality of conductors, at least some of which are coupled to the semiconductor die; insulating material encompassing the semiconductor die and portions of the plurality of conductors; and at least one alignment feature formed in a portion of the lead frame separate from the conductors, at least partially external to the insulating material and electrically isolated from the plurality of conductors wherein the at least one alignment feature is configured to be removable from the integrated circuit package.
CROSS-REFERENCE TO RELATED APPLICATIONS
This application is a divisional of application Ser. No. 09/416,368, filed Oct. 12, 1999, pending, which is a continuation of application Ser. No. 08/929,843, filed Sep. 15, 1997, now U.S. Pat. No. 6,048,744, issued Apr. 11, 2000.
US Referenced Citations (127)
Foreign Referenced Citations (1)
Number |
Date |
Country |
07-302860 |
Nov 1995 |
JP |
Non-Patent Literature Citations (3)
Entry |
Puttlitz et al., “C-4/CBGA Comparison with Other MLC Single Chip Package Alternatives,” IEEE Transactions on Components, Packaging, and Manufacturing Technology, May 1995, pps. 250-256, Part B, vol. 18, No. 2. |
Goldmann, Lewis S., “Statistical Model for the Inherent Tilt of Flip-Chips,” Transactions of the ASME Journal of Electronic Packaging, Mar. 1996, pps. 16-20, vol. 118. |
Nasiatka et al., “Determination of Optimal Solder Volume for Precision Self-Alignment of BGA using Flip-Chip Bonding,” pps. 6-9. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
08/929843 |
Sep 1997 |
US |
Child |
09/416368 |
|
US |