Integrated circuit package alignment feature

Information

  • Patent Grant
  • 6836003
  • Patent Number
    6,836,003
  • Date Filed
    Wednesday, March 28, 2001
    23 years ago
  • Date Issued
    Tuesday, December 28, 2004
    19 years ago
Abstract
An integrated circuit is provided having an alignment feature integral with the lead frame. The integrated circuit includes a lead frame coupled with a semiconductor die, and is partially encapsulated in insulating material. The lead frame has the alignment feature therein. The alignment feature includes a cut out on the lead frame taking the form of a semicircle, protuberance, apertures, or slots. Alternatively, the alignment feature includes a removably coupled tab. After testing of the integrated circuit has been completed, the alignment tab is removed from the integrated circuit. The alignment feature can also be provided on a heat spreader which is attached to a side of or within the lead frame package.
Description




BACKGROUND OF THE INVENTION




1. Field of the Invention




The present invention relates generally to integrated circuits. More particularly, it pertains to alignment features for integrated circuit packages.




2. State of the Art




Photolithography and etching are two methods used to fabricate integrated circuits. In photolithography, hundreds of dice are manufactured from a single wafer. After the dice are formed on the wafer, the wafer is segmented into individual units and encapsulated to form a set of packaged integrated circuits.




A percentage of integrated circuits are defective. Some of these parts have defects from the manufacturing process. Others will malfunction within a short period of use. These imperfect integrated circuits are infant mortalities. It is important to isolate these infant mortalities so that they can be discarded prior to sale. The integrated circuit devices are tested using hot and cold conditions to stress the devices and to sort out failures. One step in this process of identifying the infant mortalities is burn-in testing.




In the burn-in test process, integrated circuits are subjected to a high level of stressful conditions, including high temperatures and high voltage. During a typical burn-in test, thousands of integrated circuits are inserted in burn-in boards, which allow electrical connectivity to the individual integrated circuits.




After an extended period of time, the integrated circuits are removed from the stressful conditions and are tested to determine if they are defective. During the testing process, a testing assembly is used to contact conductors on the integrated circuit. For proper testing, each contact on the testing assembly must contact the appropriate conductor on the integrated circuit. If a contact on the testing assembly does not accurately touch the corresponding conductor on the integrated circuit, a variety of problems can arise.




During the testing process, contacts of the testing assembly make physical and electrical contact with the conductors of the integrated circuit. If the integrated circuit is not accurately aligned with the testing assembly, the accuracy of the physical contact is jeopardized. Misaligned contacts of the testing assembly can deform the conductors and damage the integrated circuit.




Additionally, misaligned contacts of the testing assembly may not permit sufficient electrical contact between the contacts of the testing assembly and the conductors of the integrated circuit. This results in integrated circuits being falsely flagged as defects and unnecessarily increases production costs. Furthermore, integrated circuits are becoming more complex with more capabilities. As a result, leads on lead frames are being placed closer and closer together, which further complicates accurate testing procedures.




Accordingly, what is needed is a better way to align integrated circuit packages during the testing process.




SUMMARY OF THE INVENTION




The above-mentioned problems with testing of integrated circuits are addressed by the present invention which will be understood by reading and studying the following specification. An apparatus and method for testing integrated circuits is described which allows for proper alignment of leads from a lead frame during the testing process. Alternatively, the alignment features could be used during other processing steps, such as during the solder reflow process. Advantageously, the apparatus and method permit testing of the integrated circuit with reduced risk of misalignment of and damage to conductors of the lead frame.




A conductive apparatus has an alignment feature integral therewith. In one embodiment, the conductive apparatus comprises a lead frame and the alignment feature comprises an alignment tab. The alignment tab can have a number of shapes, including, but not limited to, generally square or circular shapes. In addition, the alignment tab or tabs can include two or more apertures for additional alignment options. The alignment feature can also comprise a semicircular shaped cut out on one or more edges of the lead frame. The cut out can be formed in other shapes, such as square or angular shapes.




Alternatively, an integrated circuit is provided which comprises, in part, a lead frame, a semiconductor die coupled with the lead frame, an alignment feature disposed on the lead frame, and insulating material encompassing the die and a portion of the lead frame. The lead frame has a plurality of conductors which extend out of the insulating material. In one embodiment, the alignment feature comprises an alignment tab. The alignment tab can be removably coupled with the lead frame, for instance, with a perforation line. When an integrated circuit manufacturer desires to remove the alignment tab, the tab is folded over the perforation line until the tab is severed from the lead frame.




In another embodiment, the integrated circuit includes a heat spreader thermally coupled with the lead frame. The heat spreader is disposed outside of the insulating material. Alternatively, in another embodiment, at least a portion of the heat spreader is encompassed by the insulating material. The lead frame has a first alignment cut out disposed therein, and the heat spreader has a second alignment cut out disposed therein. The first alignment cut out is aligned with the second alignment cut out.




The present invention also includes a method for forming and testing an integrated circuit package. First, a lead frame having an integral alignment feature, as described above, is provided. A semiconductor die is then coupled with the lead frame. The lead frame is partially encapsulated with insulating material. Then, the integrated circuit is tested by aligning the alignment feature with testing equipment, testing the integrated circuit, and then removing the integrated circuit package from the testing equipment. When removing the integrated circuit package from the testing equipment, the alignment feature, optionally, can be removed from the lead frame.




These and other embodiments, aspects, advantages, and features of the present invention will be set forth in part in the description which follows, and in part will become apparent to those skilled in the art by reference to the following description of the invention and referenced drawings or by practice of the invention. The aspects, advantages, and features of the invention are realized and attained by means of the instrumentalities, procedures, and combinations particularly pointed out in the appended claims.











BRIEF DESCRIPTION OF THE SEVERAL VIEWS OF THE DRAWING




In the drawings, where like numerals describe like components throughout the several views:





FIG. 1

is an exploded perspective view illustrating a conventional alignment feature and testing devices used therewith;





FIG. 2

is a top plan view illustrating an integrated circuit constructed in accordance with one embodiment of the present invention;





FIG. 3

is a top plan view illustrating an integrated circuit constructed in accordance with one embodiment of the present invention;





FIG. 4

is a top plan view illustrating an integrated circuit constructed in accordance with another embodiment of the present invention;





FIG. 5A

is a top plan view illustrating an integrated circuit constructed in accordance with one embodiment of the present invention;





FIG. 5B

is a cut away view taken along line


5


B—


5


B of

FIG. 5A

illustrating an integrated circuit constructed in accordance with one embodiment of the present invention;





FIG. 6A

is a top plan view illustrating an integrated circuit constructed in accordance with another embodiment of the present invention;





FIG. 6B

is a cut away view taken along line


6


B—


6


B of

FIG. 6A

illustrating an integrated circuit constructed in accordance with one embodiment of the present invention;





FIG. 7

is a top plan view illustrating a plurality of integrated circuits constructed in accordance with another embodiment of the present invention; and





FIG. 8

is a perspective view illustrating a testing device and an integrated circuit constructed in accordance with one embodiment of the present invention.











DETAILED DESCRIPTION OF THE INVENTION




In the following detailed description, reference is made to the accompanying drawings which form a part hereof, and in which is shown by way of illustration specific embodiments in which the invention may be practiced. These embodiments are described in sufficient detail to enable those skilled in the art to practice the invention, and it is to be understood that other embodiments may be utilized and that structural changes may be made without departing from the spirit and scope of the present invention. Therefore, the following detailed description is not to be taken in a limiting sense, and the scope of the present invention is defined by the appended claims.




After the fabricated silicon wafers reach assembly, the dice are then carried through a number of steps to become individual units in leaded packages. After packaging, tests are performed to ensure that the system meets timing requirements and no defects have occurred during the packaging process and/or burn-in. The testing process can include testing at several temperatures to assure performance specifications are met. For each process, it is significant to have the proper alignment of conductors of the lead frames with the testing assembly.





FIG. 1

illustrates a prior art testing device and alignment feature of an integrated circuit. For testing an integrated circuit


100


, a test assembly


150


is provided. The test assembly


150


has a plurality of test contactors


152


. The test contactors


152


provide the electrical connection between the test assembly


150


and the integrated circuit


100


.




The integrated circuit


100


is shown prior to a trim and form stage. The integrated circuit


100


includes a lead frame


108


and a semiconductor die (not shown). Conductors


104


of the lead frame


108


extend from plastic packaging


106


to a molded carrier ring


110


. Prior to the trim and form stage, the lead frame


108


also has a lead frame rail


109


. The lead frame rail


109


has a plurality of apertures


112


therein. The apertures


112


are used to align the integrated circuit


100


with the test assembly


150


during the test process. The placement of the apertures


112


is such that they are aligned with the alignment pins


122


.




A tray insert


120


is provided with alignment pins


122


which extend up from the tray insert


120


. The alignment pins


122


are inserted through the apertures


112


of the lead frame rail


109


, which assist in aligning the conductors


104


of the integrated circuit


100


with the test contactors


152


of the test assembly


150


. The test assembly


150


automatically contacts the integrated circuit


100


during the testing process. During manufacture, the lead frame


108


is formed in a lead frame strip. Using a molded carrier ring


110


, the density of the lead frame strip is only 6-8 units per strip. If the molded carrier ring


110


is removed from each lead frame


108


, 12 units can be provided on the lead frame strip. However, if the molded carrier ring


110


is removed from the above-discussed lead frames, the lead frames must be aligned using the plastic packaging. Aligning the lead frames using the plastic packaging is difficult since the tolerance of the plastic packaging


106


relative to the lead frame


108


is high. Since individual conductors


104


of the lead frame


108


are being placed closer and closer together, and given the high tolerance of the plastic packaging


106


, the integrated circuit


100


is not always in proper alignment with the test assembly


150


. This approach results in bent leads and inaccurate alignment of the integrated circuits with the testing equipment due to the high tolerance stack-up.




As illustrated in

FIG. 2

, the present invention provides an alignment tab


210


on a lead frame


200


. In another embodiment, a plurality of alignment tabs


210


is provided. The lead frame


200


has a plurality of conductors


202


, where the conductors


202


are not connected by a rail or outside frame (not shown), which are generally used during the encapsulation process. The alignment tab


210


is disposed on a first side


204


of the lead frame


200


and extends from the first side


204


to a length for coupling with a receiving member on testing equipment. The shape of the alignment tab


210


corresponds to the shape of the receiving member, such that the alignment tab


210


is received therein. In one embodiment, the alignment tab


210


has a plurality of flat surfaces


215


. Alternatively, the alignment tab


210


could have other constructions, such as generally or substantially curved or square shaped, (

FIG. 7

) or others having multiple flat surfaces.




In another embodiment, the alignment tab


210


has an aperture


230


. The aperture


230


is sized and placed to mate with another aligning member on the testing equipment. Alternatively, a plurality of apertures


230


is provided on the alignment tab


210


. The apertures


230


could also take on other shapes and sizes which are considered within the scope of the invention.




In yet another embodiment, the alignment tab


210


is removably coupled with the lead frame


200


. A separation line


240


is disposed between the lead frame


200


and the alignment tab


210


. The separation line


240


could be a perforated line, a fold line, or other types of structure or lines of weakness which permit removal of the alignment tab


210


from the lead frame


200


. A technician can then remove the alignment tab by folding the alignment tab


210


over the separation line


240


. The alignment tab


210


is folded, repeatedly, if necessary, over the separation line


240


until the alignment tab


210


is severed or broken away from the lead frame


200


. A cutting device could be used to remove the alignment tab


210


from the lead frame


200


. A fixture for holding the cutting device could also be used to facilitate removal of the alignment tab


210


.





FIG. 3

illustrates another embodiment of the alignment feature for a vertical surface mount package (VSMP). A conductive apparatus has a first side


310


, a second side


320


, and a third side


330


. In one embodiment, the conductive apparatus comprises a lead frame


300


. A plurality of conductors


340


extends from the third side


330


. The first side


310


and the second side


320


each have at least one alignment cut out


350


therein. Alternatively, the alignment cut out


350


could be provided on a single side of the lead frame


300


. The lead frame


300


in one embodiment has four alignment cut outs


350


. The lead frame


300


, alternatively, could have two or more alignment cut outs


350


. The alignment cut out


350


is sized large enough that the plastic of the packaging process, including mold flash, will not significantly overlap the alignment cut out


350


. In one embodiment, the alignment cut out


350


is a half circle having a radius of 0.030 inches and positioned 0.010 inches away from either the first side


310


or the second side


320


. Alternatively, the alignment cut out


350


could have other shapes and sizes such as holes, slots, etc. and yet still be considered within the scope of the present invention. In yet another embodiment, the alignment feature could be a protuberance formed on one of the sides of the lead frame


300


. It is desirable that the position of the alignment feature is such that the features do not interfere with mold gates and vents, yet such that package performance and internal lead positioning is acceptable.





FIG. 4

illustrates another embodiment of the present invention. A VSMP integrated circuit


400


is provided with a lead frame


420


having alignment features


410


. The lead frame


420


has leads


430


and an alignment portion


422


. The alignment portion


422


includes a tie bar


424


and also other parts of the lead frame


420


which provide internal support to the integrated circuit package. However, the alignment portion


422


does not include outer rails (not shown) or an outer frame (not shown) which are used during the encapsulation process. The lead frame


420


has alignment cut outs


450


integral therewith, disposed within the alignment portion


422


. The alignment cut outs


450


are sized large enough such that mold flash from encapsulation, discussed below, will not interfere with nor fill in the alignment cut out


450


. In one embodiment, the alignment cut out


450


has a semicircular shape. Alternatively, other shapes could be used for the alignment cut out


450


.




A semiconductor die


460


includes circuitry formed thereon. A plurality of bond pads


464


is formed around the periphery of the die


460


. The semiconductor die


460


is mounted to the lead frame


420


using leads over chip (LOC) methods, as is known in the art. Electrically conductive wire bonding


480


is used to connect selected bond pads


464


on the die


460


to selected leads


430


or conductors of the lead frame


420


.




In one embodiment, the lead frame


420


, semiconductor die


460


, and wire bonding


480


are enclosed in protective, electrically insulative material such that ends


432


of the leads


430


are exposed to allow connection to be made to other electrical components. In another embodiment, the above components are encapsulated in plastic


490


, thereby forming an integrated circuit package.





FIGS. 5A and 5B

illustrate another embodiment. An integrated circuit


500


has a lead frame


510


and a semiconductor die


516


encapsulated by packaging


560


. A heat spreader


520


, disposed outside of the packaging


560


, is thermally coupled with the integrated circuit


500


. Alternatively, in another embodiment illustrated in

FIGS. 6A and 6B

, the heat spreader


520


is disposed substantially or partially within the packaging


560


. Although a heat spreader is described, other devices which dissipate heat could be incorporated.




A first alignment cut out


550


is disposed in the lead frame


510


. The first alignment cut out


550


has a generally circular shape, although other shapes are contemplated. The heat spreader


520


has a second alignment cut out


552


. The second alignment cut out


552


has substantially the same shape as the first alignment cut out


550


. In addition, the second alignment cut out


552


is aligned with the first alignment cut out


550


. The first and second alignment cut outs


550


,


552


are sized and located to mate with a test apparatus such that conductors


512


of the lead frame


510


are sufficiently aligned with contacts on the test assembly and the test contacts. Having the alignment feature on the lead frame


510


permits accurate alignment of the conductors


512


and the test contacts.




In another embodiment illustrated in

FIG. 7

, lead frames


700


and their respective alignment features


710


are formed from a single sheet of material or a thin strip which is etched or stamped into a predetermined shape for connection with a selected chip design. After encapsulation of the lead frame strip


720


in plastic, portions of the lead frame extend out of the respective chip packages to be cut, trimmed, and formed for mounting onto a printed circuit board.




A method for testing integrated circuits includes providing an integrated circuit with the above-discussed alignment features. The alignment features, described in detail above, are used to mate with the testing equipment. For the embodiments illustrated in

FIGS. 2 and 7

, the alignment tab is aligned with a mating orifice on the testing equipment. For the embodiments illustrated in

FIGS. 3-6

, the alignment cut out on the lead frame is aligned with a projection on the testing equipment. The alignment features on the lead frame of the present invention are aligned with corresponding structure on the testing equipment.





FIG. 8

illustrates one example of an integrated circuit


800


and a testing device


810


of the present invention during the testing process. Other configurations of the testing device


810


and the integrated circuit


800


are contemplated by the present invention. The testing device


810


has an alignment structure


814


and test contacts


812


. The alignment structure


814


is coupled with an alignment feature


820


of the integrated circuit


800


. The alignment structure


814


can take on a number of configurations including, but not limited to, posts, apertures, slots and projections depending on the configuration of the alignment feature on the device to be tested. The alignment structure


814


is mechanically coupled with the test contacts


812


such that consistent and proper alignment of the test contacts


812


with the leads


822


can be achieved. Aligning the testing device


810


using the alignment structure


814


and the alignment feature


820


beneficially provides for accurate alignment of the leads


822


of the integrated circuit


800


with test contacts


812


.




After testing, a circuit manufacturer or an end product user may wish to remove the alignment tab. To remove the alignment tab


210


shown in

FIG. 2

, the alignment tab


210


is folded about the separation line


240


. The alignment tab


210


is folded back over the separation line


240


until the material connecting the alignment tab


210


to the lead frame


200


is severed or disconnected.




Advantageously, the alignment tabs and the alignment cut outs on the lead frame allow for more precision during alignment of the integrated circuit during testing. The alignment features assist in achieving higher yields after lead conditioning and after testing. During testing, yield loss can occur due to misconnection at test. The alignment features reduce rejects in testing for bent leads caused by improper alignment of the test contacts. The step of retesting of parts failing initial testing due to misalignment is eliminated. The scan time is reduced since the parts can be pre-aligned in the shipping and handling tray. The end user benefits since the parts have built-in alignment features for better placement accuracy. In addition, the built-in features are inexpensive to incorporate into existing designs.




It is to be understood that the above description is intended to be illustrative and not restrictive. Many other embodiments will be apparent to those of skill in the art upon reviewing the above description. For instance, the alignment feature can be incorporated with a variety of packages such as, but not limited to, vertical surface mount packages, horizontal surface mount packages, or through-hole applications. The scope of the invention should, therefore, be determined with reference to the appended claims, along with the full scope of equivalents to which such claims are entitled.



Claims
  • 1. An integrated circuit package comprising:a semiconductor die; a lead frame including a plurality of conductors, at least some of which are coupled to the semiconductor die; at least one alignment feature formed in the lead frame separate from the conductors and configured to facilitate positive alignment of the integrated circuit package with an external structure; and insulating material encompassing the semiconductor die and the at least one alignment feature, the insulating material being bound by a peripheral edge, wherein the at least one alignment feature is formed and encompassed along the peripheral edge.
  • 2. The integrated circuit package of claim 1, wherein the at least one alignment feature is an alignment cut out.
  • 3. The integrated circuit package of claim 1, wherein the at least one alignment feature is semicircular shaped.
  • 4. The integrated circuit package of claim 1, wherein the at least one alignment feature comprises a tie bar.
  • 5. The integrated circuit package of claim 1, wherein the lead frame includes a first end and a second end, wherein the at least one alignment feature comprises an alignment feature disposed on both the first end and the second end of the lead frame.
  • 6. The integrated circuit package of claim 1, wherein the at least one alignment feature comprises a protuberance.
  • 7. The integrated circuit package of claim 1, wherein the at least one alignment feature is configured to be removable from the integrated circuit package.
  • 8. An integrated circuit package comprising:a semiconductor die; a lead frame including a plurality of conductors, at least some of which are coupled to the semiconductor die; insulating material encompassing the semiconductor die and portions of the plurality of conductors; and at least one alignment feature formed in a portion of the lead frame separate from the conductors, at least partially external to the insulating material and electrically isolated from the plurality of conductors wherein the at least one alignment feature is configured to be removable from the integrated circuit package.
CROSS-REFERENCE TO RELATED APPLICATIONS

This application is a divisional of application Ser. No. 09/416,368, filed Oct. 12, 1999, pending, which is a continuation of application Ser. No. 08/929,843, filed Sep. 15, 1997, now U.S. Pat. No. 6,048,744, issued Apr. 11, 2000.

US Referenced Citations (127)
Number Name Date Kind
2752580 Shewmaker Jun 1956 A
3568001 Straus Mar 1971 A
3678385 Bruner Jul 1972 A
3882807 Montgomery May 1975 A
3932934 Lynch et al. Jan 1976 A
4066839 Cossutta et al. Jan 1978 A
4095253 Yoshimura et al. Jun 1978 A
4142286 Knuth et al. Mar 1979 A
4514750 Adams Apr 1985 A
4528747 Hoffman et al. Jul 1985 A
4589010 Tateno et al. May 1986 A
4689875 Solstad Sep 1987 A
4701781 Sankhagowit Oct 1987 A
4722135 Read Feb 1988 A
4733462 Kawatani Mar 1988 A
4801997 Ono et al. Jan 1989 A
4810154 Klemmer et al. Mar 1989 A
4841100 Ignasiak Jun 1989 A
4940181 Juskey, Jr. et al. Jul 1990 A
4961107 Geist et al. Oct 1990 A
4967262 Farnsworth Oct 1990 A
4975079 Beaman et al. Dec 1990 A
4985107 Conroy et al. Jan 1991 A
5006792 Malhi et al. Apr 1991 A
5034802 Liebes, Jr. et al. Jul 1991 A
5051339 Friedrich et al. Sep 1991 A
5051813 Schneider et al. Sep 1991 A
5056216 Madou et al. Oct 1991 A
5074036 Dunaway et al. Dec 1991 A
5114880 Lin May 1992 A
5117330 Miazga May 1992 A
5150194 Brooks et al. Sep 1992 A
5155905 Miller, Jr. Oct 1992 A
5164818 Blum et al. Nov 1992 A
5189507 Carlomagno et al. Feb 1993 A
5203075 Angulas et al. Apr 1993 A
5228862 Baumberger et al. Jul 1993 A
5236118 Bower et al. Aug 1993 A
5255431 Burdick Oct 1993 A
5313015 Hoge May 1994 A
5327008 Djennas et al. Jul 1994 A
5329423 Scholz Jul 1994 A
5337219 Carr et al. Aug 1994 A
5349235 Lee et al. Sep 1994 A
5349236 Oshino et al. Sep 1994 A
5350713 Liang Sep 1994 A
5352851 Wallace et al. Oct 1994 A
5369550 Kwon Nov 1994 A
5376010 Petersen Dec 1994 A
5378924 Liang Jan 1995 A
5400220 Swamy Mar 1995 A
5403671 Holzmann Apr 1995 A
5413970 Russell May 1995 A
5426405 Miller et al. Jun 1995 A
5435482 Variot et al. Jul 1995 A
5435732 Angulas et al. Jul 1995 A
5442852 Danner Aug 1995 A
5446960 Isaacs et al. Sep 1995 A
5453581 Liebman et al. Sep 1995 A
5459287 Swamy Oct 1995 A
5463191 Bell et al. Oct 1995 A
5468991 Lee et al. Nov 1995 A
5477086 Rostocker et al. Dec 1995 A
5477933 Nguyen Dec 1995 A
5521427 Chia et al. May 1996 A
5526974 Gordon et al. Jun 1996 A
5528461 Gore et al. Jun 1996 A
5530291 Chan et al. Jun 1996 A
5530295 Mehr Jun 1996 A
5555488 McLellan et al. Sep 1996 A
5556293 Pfaff Sep 1996 A
5578870 Farnsworth et al. Nov 1996 A
5611705 Pfaff Mar 1997 A
5637008 Kozel Jun 1997 A
5637919 Grabbe Jun 1997 A
5639323 Jordan Jun 1997 A
5643835 Chia et al. Jul 1997 A
5646447 Ramsey et al. Jul 1997 A
5669774 Grabbe Sep 1997 A
5688127 Staab et al. Nov 1997 A
5691041 Frankeny et al. Nov 1997 A
5702255 Murphy et al. Dec 1997 A
5714792 Przano Feb 1998 A
5716222 Murphy Feb 1998 A
5726502 Beddingfield Mar 1998 A
5728601 Sato et al. Mar 1998 A
5730606 Sinclair Mar 1998 A
5751556 Butler et al. May 1998 A
5761036 Hopfer et al. Jun 1998 A
5766978 Johnson Jun 1998 A
5767580 Rostoker Jun 1998 A
5770891 Frankeny et al. Jun 1998 A
5773321 Ishikawa et al. Jun 1998 A
5793618 Chan et al. Aug 1998 A
5796590 Klein Aug 1998 A
5797177 Simmons et al. Aug 1998 A
5861654 Johnson Jan 1999 A
5861669 Sono et al. Jan 1999 A
5892245 Hilton Apr 1999 A
5936849 Fetterman Aug 1999 A
5947751 Massingill Sep 1999 A
5949137 Domadia et al. Sep 1999 A
5955888 Frederickson et al. Sep 1999 A
5978229 Kim Nov 1999 A
5982027 Corisis Nov 1999 A
5983477 Jacks et al. Nov 1999 A
5986885 Wyland Nov 1999 A
6007357 Perino et al. Dec 1999 A
6018249 Akram et al. Jan 2000 A
6026566 Urban et al. Feb 2000 A
6028350 Sabyeying Feb 2000 A
6036503 Tsuchida Mar 2000 A
6037667 Hembree et al. Mar 2000 A
6040618 Akram Mar 2000 A
6042387 Jonaidi Mar 2000 A
6048744 Corisis et al. Apr 2000 A
6084781 Klein Jul 2000 A
6169323 Sakamoto Jan 2001 B1
6198172 King et al. Mar 2001 B1
6242817 Grande et al. Jun 2001 B1
6246108 Corisis et al. Jun 2001 B1
6297960 Moden et al. Oct 2001 B1
6389688 Srivastava et al. May 2002 B1
6420195 King et al. Jul 2002 B1
6518098 Corisis Feb 2003 B2
6548827 Irie Apr 2003 B2
20010046127 Matsumura Nov 2001 A1
Foreign Referenced Citations (1)
Number Date Country
07-302860 Nov 1995 JP
Non-Patent Literature Citations (3)
Entry
Puttlitz et al., “C-4/CBGA Comparison with Other MLC Single Chip Package Alternatives,” IEEE Transactions on Components, Packaging, and Manufacturing Technology, May 1995, pps. 250-256, Part B, vol. 18, No. 2.
Goldmann, Lewis S., “Statistical Model for the Inherent Tilt of Flip-Chips,” Transactions of the ASME Journal of Electronic Packaging, Mar. 1996, pps. 16-20, vol. 118.
Nasiatka et al., “Determination of Optimal Solder Volume for Precision Self-Alignment of BGA using Flip-Chip Bonding,” pps. 6-9.
Continuations (1)
Number Date Country
Parent 08/929843 Sep 1997 US
Child 09/416368 US