Claims
- 1. A manufacturing method for a wiring circuit substrate, comprising steps of:forming an etching-barrier layer on a first metal layer that will be formed to be first conductor circuits, and forming a second metal layer, which is used to form protrusions, on said etching-barrier layer, said etching-barrier layer being formed of a metal differing from that of said first metal layer; forming said protrusions by selectively performing etching for said second metal layer by using etchant that does not etch at least said etching-barrier layer; removing said etching-barrier layer by using said protrusions as masks and by using etchant that does not etch said first metal layer; forming an interlayer-insulating layer on a face of said first metal layer on which the protrusions are formed; and forming a third metal layer, which will be formed to be second conductor circuits, on said interlayer-insulating layer and said protrusions.
- 2. A manufacturing method for a wiring circuit substrate according to claim 1, whereinsaid step of forming said protrusions includes a step of using a fourth metal layer as an etching mask, and said manufacturing method further comprises a step of allowing said fourth metal layer to remain and covering said protrusions with said fourth metal layer after forming said protrusions.
- 3. A manufacturing method for a wiring circuit substrate, comprising steps of:forming an etching-barrier layer on a first metal layer that will be formed to be first conductor circuits, and forming a second metal layer, which is used to form protrusions, on said etching-barrier layer, said etching-barrier layer being formed of a metal differing from that of said first metal layer; forming said protrusions by selectively performing etching for said second metal layer by using etchant that does not etch at least said etching-barrier layer; removing said etching-barrier layer by using said protrusions as masks and by using etchant that does not etch said first metal layer; forming an interlayer-insulating layer on a face of said first metal layer on which the protrusions are formed and forming a multilayer body; forming a third metal layer, which will be formed to be second conductor circuits, on said interlayer-insulating layer and said protrusions; overlaying individual metal foils on said third metal layer and said first metal layer of said wiring circuit substrate and performing pressing-heating processing therefor; and selectively performing etching for said third metal layer and said metal foils and thereby forming said second conductor circuits, and also, selectively performing etching for said first metal layer and metal foils and thereby forming said first conductor circuits, thereby forming said wiring circuit substrate.
- 4. A manufacturing method for wiring circuit substrate according to claim 3, further comprising steps of:stacking at least two units of said multilayer body on two faces of said wiring circuit substrate, on which said first conductor circuits and said second conductor circuits are formed, so as to be as a sandwich in a state where one face of each unit of said multilayer body faces inward, and performing pressing/heating processing therefor, thereby making an integral unit; and selectively performing etching for two conductor-forming metal layers positioned on two faces of the integral unit, thereby forming conductor circuits on the two faces.
Priority Claims (3)
Number |
Date |
Country |
Kind |
11-289277 |
Oct 1999 |
JP |
|
11-374462 |
Dec 1999 |
JP |
|
2000-142658 |
May 2000 |
JP |
|
Parent Case Info
This application is a division of prior application Ser. No. 09/685,799 filed Oct. 11, 2000 now U.S. Pat. No. 6,528,874.
US Referenced Citations (8)
Number |
Name |
Date |
Kind |
4190474 |
Berdan et al. |
Feb 1980 |
A |
5464662 |
Murakami et al. |
Nov 1995 |
A |
5650595 |
Bentlage et al. |
Jul 1997 |
A |
5822850 |
Odaira et al. |
Oct 1998 |
A |
5950306 |
Suzuki et al. |
Sep 1999 |
A |
6237218 |
Ogawa et al. |
May 2001 |
B1 |
6310391 |
Nagasawa et al. |
Oct 2001 |
B1 |
6381837 |
Baker et al. |
May 2002 |
B1 |