“Motorola MC88200 Cache/Memory Management Unit User's Manual”, Motorola Inc., 1988. |
Motorola MC88200 Cache/Memory Management Unit User's Manual, Motorola Inc. 1989. |
B. Ramakrishna et al., “The Cydra 5 Departmental Supercomputer Design Philosophies, Decisions, and Trade-offs” Computer IEEE, Jan. 1989 pp. 12-35. |
Watanabe, T.; “Session XIX: High Density SRAMS”; IEEE International Solid State Circuits Conference pp. 266-267 (1987). |
Ohno, C.; “Self-Timed RAM: STRAM”; Fujitsu Sci. TechJ., 24, 4, pp 293-300 (Dec. 1988). |
“Fast Packet Bus for Microprocessor Systems with Caches”, IBM Technical Disclosure Bulletin, pp. 279-282 (Jan. 1989). |
Gustavson, D. “Scalable Coherent Interface”; Invited Paper, COMPCON Spring '89, San Francisco, CA; IEEE, pp. 536-538 (Feb 27-Mar. 3, 1989). |
James, D.; “Scalable I/O Architecture for Busses”; IEEE, pp. 539-544 (Apr. 1989). |
European Search Report for EPO Patent Application No. 00 101 1832. |
European Search Report for EPO Patent Application No. 89 30 2613. |
Z. Amitai, “New System Architectures for DRAM Control and Error Correction”, Monolithic Memories Inc., Electro/87 and Mini/Mico Northeast: Focusing on the OEM Conference Record, pp. 1132, 4/31-3, (Apr. 1987). |
N. Siddique, “100-MHz DRAM Controller Sparks Multiprocessor Designs”, Electronic Design, pp. 138-141, (Sep. 1986). |
H. Kuriyama et al., “A 4-Mbit CMOS SRAM With 8-NS Serial Access Time”, IEEE Symposium On VLSI Circuits Digest Of Technical Papers, pp. 51-52 (Jun. 1990). |
A. Fielder et al., “A 3 NS 1K X 4 Static Self-Timed GaAs RAM”, IEEE Gallium Arsenide Integrated Circuit Symposium Technical Digest, pp. 67-70, (Nov. 1988). |
JEDEC Standard No. 21C. |
M. Horowitz et. al., “MIPS-X: A 20-MIPS Peak 32-bit Microprocessor with On-Chip Cache”, IEEE Journal of Solid State Circuits, vol. 22 No. 5, pp. 790-799 (Oct. 1987). |
T.L. Jeremiah et al., “Synchronous LSSD Packet Switching Memory and I/O Channel,” IBM Tech. Disc. Bul,. vol. 24, No. 10, pp. 4986-4987 (Mar. 1982). |
L. R. Metzeger, “A 16K CMOS PROM with Polysilicon Fusible Links”, IEEE Journal of Solid State Circuits, vol. 18 No. 5, pp. 562-567 (Oct. 1983). |
A. Yuen et al., “A 32K ASIC Synchronous RAM Using a Two-Transistor Basic Cell”, IEEE Journal of Solid State Circuits, vol. 24 No. 1, pp. 57-61 (Feb. 1989). |
D.T. Wong et al., “An 11-ns 8K×18 CMOS Static RAM with 0.5-μm Devices”, IEEE Journal of Solid State Circuits, vol. 23 No. 5, pp. 1095-1103 (Oct. 1988). |
T. Williams et. al., “An Experimental 1-Mbit CMOS SRAM with Configurable Organization and Operation”, IEEE Journal of Solid State Circuits, vol. 23 No. 5, pp. 1085-1094 (Oct. 1988). |
D. Jones, “Synchronous static ram”, Electronics and Wireless World, vol. 93, No. 1622, pp. 1243-1244 (Dec. 1987). |
F. Miller et. al., “High Frequency System Operation Using Synchronous SRAMS”, Midcon/87 Conference Record, pp. 430-432Chicago, IL, USA; Sep. 15-17, 1987. |
K. Ohta, “A 1-Mbit DRAM with 33-MHz Serial I/O Ports”, IEEE Journal of Solid State Circuits, vol. 21 No. 5, pp. 649-654 (Oct. 1986). |
K. Nogami et. al., “A 9-ns HIT-Delay 32-kbyte Cache Macro for High-Speed RISC”, IEEE Journal of Solid State Circuits, vol. 25 No. 1, pp. 100-108 (Feb. 1990). |
F. Towler et. al., “A 128k 6.5ns Access/ 5ns Cycle CMOS ECL Static RAM”, 1989 IEEE international Solid State Circuits Conference, (Feb. 1989). |
M. Kimoto, “A 1.4ns/64kb RAM with 85ps/3680 Logic Gate Array”, 1989 IEEE Custom Integrated Circuits Conference. |
D. Wendell et. al. “A 3.5ns, 2K×9 SelfTimed SRAM”, 1990 IEEE Symposium on VLSI Circuits (Feb. 1990). |
E. H. Frank, “The SBUS: Sun's High Performance Bus for RISC Workstations”, Sun Microsystems Inc. 1990. |
H. L. Kalter et al. “A 50-ns 16Mb DRAM with a 10-ns Data Rate and On-Chip ECC” IEEE Journal of Solid State Circuits, vol. 25 No. 5, pp. 1118-1128 (Oct. 1990). |
J. Chun et al. “A pipelined 650MHz GaAs 8K ROM with Translation Logic” GaAs IC Symposium 1990. |
European Search Report for EPO Patent Application No. 00 10 0018. |
European Search Report for EPO Patent Application No. 00 10 822. |
Takasugi. A. et al., “A Data-Transfer Architecture for Fast Multi-Bit Serial Acess Mode DRAM,” 11th European Solid State Circuits Conference, Toulouse, France pp. 161-165 (Sep. 1985). |
Amitai, Z., “Burst Mode Memories Improve Cache Design,” WESCON/90 Conference Record, pp. 29-32 (Nov. 1990). |
Fagan, J.L., “A 16-kbit Nonvolatile Charge Addressed Memory,” IEEE Journal of Solid State Circuits, vol. SC-11, No. 5, pp. 631-636 (Oct. 1976). |
Ikeda, Hiroaki et al., “100 MHz Serial Acess Architecture for 4Md Field Memory,” Symposium of VLSI Circuits, Digest of Technical Papers, pp. 11-12 (Jun. 1990). |
Schmitt-Landsiedel, Doris, “Pipeline Architecture for Fast CMOS Buffer RAMs,” IEEE Journal of Solid-State Circuits, vol. 25, No. 3, pp. 741-747 (Jun. 1990). |
Horowitz et al., “MIPS-X: A 20-MIPS Peak 32-Bit Microprocessor with ON-Chip Cache”, IEEE J. Solid State Circuits, vol. SC-22, No. 5, pp. 790-798 (Oct. 1987). |
Robert J. Lodi et al., “Chip and System Characteristics of a 2048-Bit MNOS-BORAM LSI Circuit,” 1976 IEEE International Solid-State Circuits Conference (Feb. 18, 1976). |
1989 GaAs IC Data Book & Designers Guide, Gigabit Logic Inc. (Aug. 1989). |
“IC's for Entertainment Electronics, Picture in Picture System Edition 8.89”, Siemens AG, 2/89. |
Svensson, Christer, “High Speed CMOS Chip to Chip Communications Circuit,” IEEE International Symposium on Circuits and Systems, pp. 2228-2231 (Jun. 1991). |
Wakayama, Myles, “A 30-MHz Low-Jitter High-Linearity CMOS Voltage-Controlled Oscillator,” IEEE Journal of Solid-State Circuits, vol. SC-22, No. 6, pp. 1074-1081 (Dec. 1987). |
Whiteside, Frank, “A Dual-Port 65ns 64k×4 DRAM with a 50MHz Serial Output,” IEEE International Solid-State Circuits Conference Digest (Feb. 1986). |
Wu, Jich-Tsorng, “A 100-MHz Pipelined CMOS Comparator,” IEEE Journal of Solid-State Circuits, vol. 23, No. 6, pp. 1379-1385 (Dec. 1988). |
Lineback, J. Robert, “System Snags Shouldn't Slow the Boom in Fast Static RAMs,” Electronics, pp. 60-62 (Jul. 23, 1997). |
Graham, Andy and Stewart Sando, “Pipeland Static RAM Endows Cache Memories with 1-ns Speed,” Electronic Design, pp. 157-170 (Dec. 1984). |
Pinkham, Raymond, “A High Speed Dual Port Memory with Simultaneous Serial and Random Mode Access for Video Applications,” IEEE Journal of Solid-State Circuits, vol. SC-19, No. 6, pp. 999-1007 (Dec. 1984). |
Ishimoto, S. et al., “A 256K Dual Port Memory,” ISSCC Digest of Technical Papers, pp. 38-39 (Feb. 1985). |
Iqbal, Mohammad Shakaib, “Internally Timed RAMs Build Fast Writable Control Stores,” Electronic Design, pp. 93-96 (Aug. 25, 1988). |
Schnaitter, William M. et al., “A 0.5-GHz CMOS Digital RF Memory Chip,” IEEE Journal of Solid-State Circuits, vol. SC-21, No. 5, pp. 720-726 (Oct. 1986). |
Bursky, Dave, “Advanced Self-Timed SRAM Pares Access Time to 5 ns,” Electronic Design, pp. 145-147 (Feb. 22, 1990). |
Tomoji Takada et al., “A Video Codec LSI for High-Definition TV Systems with One-Transistor DRAM Line Memories,” IEEE Journal of Solid-State Circuits, vol. 24, No. 6, pp. 1656-1659 (Dec. 1989). |
Robert J. Lodi et al., “MNOS-BORAM Memory Characteristics,” IEEE Journal of Solid-State Circuits, vol. SC-11, No. 5, pp. 622-631 (Oct. 1976). |
Gregory Uvieghara et al., “An On-Chip Smart Memory for a Data-Flow CPU,” IEEE Journal of Solid-State Circuits, vol. 25, No. 1, pp. 84-89 (Feb. 1990). |
Ray Pinkham et al., “A 128K×8 70-MHz Multiport Video RAM with Auto Register Reload and 8×4 WRITE Feature,” IEEE Journal of Solid-State Circuits, vol. 23, No. 3, pp. 1133-1139 (Oct. 1988). |
Graham, Andy and Stewart Sando, “Pipelined Static RAM Endows Cache Memories with 1-ns Speed,” Electronic Design pp. 157-170. |
Hans-Jurgen Mattausch et al., “A Memory-Based High-Speed Digital Delay Line with a Large Adjustable Length,” IEEE Journal of Solid-State Circuits, vol. 23, No. 1, pp. 105-110 (Feb. 1988). |
Kanopoulos, Nick and Jill H. Hallenbeck, “A First-In, First-Out Memory for Signal Processing Applications,” IEEE Transactions on Circuits and Systems, vol. CAS-33, No. 5, pp. 556-558 (May 1986). |